Impact of negative bias temperature instability on digital circuit reliability

被引:186
|
作者
Reddy, V [1 ]
Krishnan, AT [1 ]
Marshall, A [1 ]
Rodriguez, J [1 ]
Natarajan, S [1 ]
Rost, T [1 ]
Krishnan, SA [1 ]
机构
[1] Texas Instruments Inc, Silicon Technol Dev, Dallas, TX 75243 USA
关键词
Degradation; Digital circuits; Frequency; Negative bias temperature instability; Niobium compounds; Ring oscillators; Stress; Titanium compounds; Voltage; Voltage-controlled oscillators;
D O I
10.1109/RELPHY.2002.996644
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have examined the impact of NBTI degradation on digital circuits through the stressing of ring oscillator circuits. By subjecting the circuit to pMOS NBTI stress, we have unambiguously determined the circuit reliability impact of NBTI. We demonstrate that the relative frequency degradation of the NBTI stressed ring oscillator increases as the voltage at operation decreases. This behavior can be explained by reduced transistor gate overdrive and reduced voltage headroom at the circuit level. We present evidence that donor interface state generation during NBTI stress is a significant component of the transistor degradation. Furthermore, we show that the Static Noise Margin of a SRAM memory cell is degraded by NBTI and the relative degradation increases as the operating voltage decreases.
引用
收藏
页码:248 / 254
页数:7
相关论文
共 50 条
  • [1] Impact of negative bias temperature instability on digital circuit reliability
    Reddy, V
    Krishnan, AT
    Marshall, A
    Rodriguez, J
    Natarajan, S
    Rost, T
    Krishnan, S
    [J]. MICROELECTRONICS RELIABILITY, 2005, 45 (01) : 31 - 38
  • [2] Lifetime Reliability Enhancement of Microprocessors: Mitigating the Impact of Negative Bias Temperature Instability
    Hong, Hyejeong
    Lim, Jaeil
    Lim, Hyunyul
    Kang, Sungho
    [J]. ACM COMPUTING SURVEYS, 2015, 48 (01)
  • [3] Analog Negative-Bias-Temperature-Instability Monitoring Circuit
    Yelten, Mustafa Berke
    Franzon, Paul D.
    Steer, Michael B.
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2012, 12 (01) : 177 - 179
  • [4] Improvement of Negative Bias Temperature Instability Circuit Reliability and Power Consumption Using Dual Supply Voltage
    Forero, Freddy
    Gomez, Andres
    Champac, Victor
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2016, 12 (04) : 395 - 402
  • [5] Reliability Implications of Bias-Temperature Instability in Digital ICs
    Park, Sang Phill
    Roy, Kaushik
    Kang, Kunhyuk
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (06): : 8 - 17
  • [6] Effect of pMOST bias-temperature instability on circuit reliability performance
    Lee, YH
    Mielke, N
    Sabi, B
    Stadler, S
    Nachman, R
    Hu, S
    [J]. 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 353 - 356
  • [7] Impact of substrate bias on p-MOSFET Negative Bias Temperature Instability
    Kumar, PB
    Dalei, TR
    Varghese, D
    Saha, D
    Mahapatra, S
    Alam, MA
    [J]. 2005 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 43RD ANNUAL, 2005, : 700 - 701
  • [8] Impact of Negative Bias Temperature Instability on product parametric drift
    Reddy, V
    Carulli, J
    Krishnan, A
    Bosch, W
    Burgess, B
    [J]. INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 148 - 155
  • [9] Negative bias temperature instability: Estimation and design for improved reliability of nanoscale circuits
    Paul, Bipul C.
    Kang, Kunhyuk
    Kufluoglu, Haldun
    Alam, Muhammad A.
    Roy, Kaushik
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (04) : 743 - 751
  • [10] Reliability Analysis of Memories suffering MBUs for the Effect of Negative Bias Temperature Instability
    Liu, Shanshan
    Xiao, Liyi
    Cao, Xuebing
    Mao, Zhigang
    [J]. 2017 22ND ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2017, : 87 - 92