Statistical timing and leakage power analysis of PD-SOI digital circuits

被引:0
|
作者
Kim, Kyung Ki [1 ]
Kim, Yong-Bin [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
PD-SOI (Partially-Depleted Silicon on Insulator); Statistical analysis; Cell characterization; Timing analysis; Leakage power;
D O I
10.1007/s10470-008-9220-7
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a fast statistical static timing and leakage power analysis in Partially-Depleted Silicon-On-Insulator (PD-SOI) CMOS circuits in BSIMSOI3.2 100 nm technology. The proposed timing analysis considers floating body effect on the propagation delay for more accurate timing analysis in PD-SOI CMOS circuits. The accuracy of modeling the leakage power in PD-SOI CMOS circuits is improved by considering the interactions between the subthreshold leakage and the gate tunneling leakage, the stacking effect, the history effect, and the fanout effect. The proposed timing and leakage power analysis algorithms are implemented in Matlab, Hspice, and C language. The proposed methodology is applied to ISCAS85 benchmarks, and the results show that the error is within 5% compared with random simulation results.
引用
收藏
页码:127 / 136
页数:10
相关论文
共 50 条
  • [41] Measurement and. analysis of PD-SOI static latches based on bistable-gated-bipolar device
    Cheng, Xu
    Duane, Russell
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (11) : 2585 - 2593
  • [42] A unified approach for full chip statistical timing and leakage analysis of nanoscale circuits considering intradie process variations
    Bhardwaj, Sarvesh
    Vrudhula, Sarma
    Goel, Amit
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (10) : 1812 - 1825
  • [43] Analysis of the impact of gate-body signal phase on DTMOS inverters in 0.13μm PD-SOI
    Drake, AJ
    Zamdmer, N
    Nowka, KJ
    Brown, RB
    2003 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2003, : 99 - 100
  • [44] Power Gating Technique for Reducing Leakage Power in Digital Asynchronous GasP Circuits
    Tiwari, Rahul Kumar
    RakeshRanjan
    Baig, MirzaNemath Ali
    Sravya, Erukonda
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTING AND INFORMATICS (ICICI 2017), 2017, : 236 - 241
  • [45] Analysis of subthreshold leakage reduction in CMOS digital circuits
    Deepaksubramanyan, Boray S.
    Nunez, Adrian
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1122 - 1126
  • [46] Statistical Timing Analysis of Nonzero Clock Skew Circuits
    Kurtas, Shannon
    Taskin, Baris
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 605 - 608
  • [47] A new statistical approach to timing analysis of VLSI circuits
    Lin, RB
    Wu, MC
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 507 - 513
  • [48] Statistical Leakage Power Optimization of Asynchronous Circuits Considering Process Variations
    Raji, Mohsen
    Tajary, Alireza
    Ghavami, Behnam
    Pedram, Hossein
    Zarandi, Hamid R.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2011, 6448 : 126 - 136
  • [49] Statistical Analysis and Optimization of Asynchronous Digital Circuits
    Liu, Tsung-Te
    Rabaey, Jan M.
    2012 18TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC), 2012, : 1 - 8
  • [50] A PD-SOI based DTI-LOCOS combined cross isolation technique for minimizing TID radiation induced leakage in high density memory
    谯凤英
    潘立阳
    伍冬
    刘利芳
    许军
    Journal of Semiconductors, 2014, (02) : 40 - 45