Statistical timing and leakage power analysis of PD-SOI digital circuits

被引:0
|
作者
Kim, Kyung Ki [1 ]
Kim, Yong-Bin [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
PD-SOI (Partially-Depleted Silicon on Insulator); Statistical analysis; Cell characterization; Timing analysis; Leakage power;
D O I
10.1007/s10470-008-9220-7
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a fast statistical static timing and leakage power analysis in Partially-Depleted Silicon-On-Insulator (PD-SOI) CMOS circuits in BSIMSOI3.2 100 nm technology. The proposed timing analysis considers floating body effect on the propagation delay for more accurate timing analysis in PD-SOI CMOS circuits. The accuracy of modeling the leakage power in PD-SOI CMOS circuits is improved by considering the interactions between the subthreshold leakage and the gate tunneling leakage, the stacking effect, the history effect, and the fanout effect. The proposed timing and leakage power analysis algorithms are implemented in Matlab, Hspice, and C language. The proposed methodology is applied to ISCAS85 benchmarks, and the results show that the error is within 5% compared with random simulation results.
引用
收藏
页码:127 / 136
页数:10
相关论文
共 50 条
  • [31] Statistical timing for parametric yield prediction of digital integrated circuits
    Jess, JAG
    Kalafala, K
    Naidu, SR
    Otten, RHJM
    Visweswariah, C
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 932 - 937
  • [32] Statistical timing for parametric yield prediction of digital integrated circuits
    Jess, Jochen A. G.
    Kalafala, Kerim
    Naidu, Srinath R.
    Otten, Ralph H. J. M.
    Visweswariah, Chandu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (11) : 2376 - 2392
  • [33] A new and fast method to compute steady state in PD-SOI circuits and its application to standard cells library characterization
    Liot, V
    Flatresse, P
    2003 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2003, : 170 - 171
  • [34] Statistical Estimation of Leakage Power Bounds in CMOS VLSI Circuits
    Bountas, Dimitrios
    Evmorfopoulos, Nestor
    Dimitriou, George
    Dadaliaris, Antonios
    Floros, George
    Stamoulis, Georgios
    25TH PAN-HELLENIC CONFERENCE ON INFORMATICS WITH INTERNATIONAL PARTICIPATION (PCI2021), 2021, : 312 - 317
  • [35] Statistical analysis of subthreshold leakage current for VLSI circuits
    Rao, R
    Srivastava, A
    Blaauw, D
    Sylvester, D
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (02) : 131 - 139
  • [36] TIMING ANALYSIS FORESTALLS FAILURES IN DIGITAL CIRCUITS
    ODELL, GM
    EDN, 1990, 35 (11) : 157 - 160
  • [37] ANALYSIS OF TIMING RECOVERY CIRCUITS IN DIGITAL MODEMS
    KAMMEYER, KD
    SCHENK, H
    AEU-ARCHIV FUR ELEKTRONIK UND UBERTRAGUNGSTECHNIK-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 1980, 34 (02): : 81 - 87
  • [38] Integrated dynamic body contact for H-gate PD-SOI MOSFETs for high performance low power
    Damiano, J
    Franzon, PD
    2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, : 115 - 116
  • [39] Speeding up Monte-Carlo simulation for statistical timing analysis of digital integrated circuits
    Naidu, Srinath R.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 265 - 270
  • [40] Leakage power analysis and reduction for nanoscale circuits
    Agarwal, A
    Mukhopadhyay, S
    Raychowdhury, A
    Roy, K
    Kim, CH
    IEEE MICRO, 2006, 26 (02) : 68 - 80