Alleviate Chip Pin Constraint for Multicore Processor by On/Off-Chip Power Delivery System Codesign

被引:0
|
作者
Wang, Xuan [1 ]
Xu, Jiang [1 ]
Wang, Zhe [1 ]
Li, Haoran [1 ]
Wang, Zhehui [1 ]
Yang, Peng [1 ]
Duong, Luan H. K. [1 ]
Maeda, Rafael K. V. [1 ]
Wang, Zhifei [1 ]
机构
[1] Hong Kong Univ Sci Technol, Hong Kong, Hong Kong, Peoples R China
关键词
Power delivery system; pin count constraint; on-chip voltage regulator; analytical modeling; optimization; VOLTAGE REGULATOR; OPTIMAL-DESIGN; CONVERTER; LOAD; COMPRESSION;
D O I
10.1145/2914791
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The number of chip pins is limited due to the cost and reliability issues of sophisticated packages, and it is predicted that the chip pin count will be overstretched to satisfy the requirements of both power delivery and memory access. The gap between the achievable pin count and the demand will increase as the technology scales, due to the increasing computation resources and supply current. Pin reduction techniques are thus required for continued computing performance growth. In this article, we propose a chip pin constraint alleviation strategy, through on/off-chip power delivery system co-design, to effectively reduce the demand for power pins. An analytical model of a power delivery system, consisting of on/off-chip regulators and a power delivery network, is proposed to evaluate the influence of regulator design and package conduction loss. By combining this model with a multi-core processor model of performance and memory bandwidth requirements, we characterize the entiremulti-core processor system to investigate the relationship between the chip pin constraint and performance in multi-core processor scaling and the effectiveness of our strategy. Experiments show that with the conventional power delivery system design, the chip pin constraint severely limits the performance growth as the technology scales. Using the on/off-chip power delivery system codesign, our strategy achieves a significant pin count reduction, for example, 31.3% at the 8nm technology node, compared to the conventional design with the same chip performance, while, provided with the same chip pin count, it is able to improve, by 35.0%, the chip performance at 8nm compared to the conventional design. For real applications of different parallelism, our strategy outperforms its counterpart, with a 23.7% performance improvement on average at the 8nm technology node.
引用
收藏
页数:24
相关论文
共 50 条
  • [31] Off-chip bus power minimization using serialization with cache-based encoding
    Mohammad, Khader
    Kabeer, Ahsan
    Taha, Tarek M.
    Owaida, Muhsen
    Washha, Mandi
    MICROELECTRONICS JOURNAL, 2016, 54 : 138 - 149
  • [32] On-chip versus off-chip passives analysis in radio and mixed-signal system-on-package design
    Duo, XZ
    Zheng, LR
    Ismail, M
    Tenhunen, H
    PROCEEDINGS OF THE SIXTH IEEE CPMT CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN AND PACKAGING AND COMPONENT FAILURE ANALYSIS (HDP'04), 2004, : 109 - 116
  • [33] Chip-package and antenna co-design of a tunable UWB transmitter in System-on-Package with on-chip versus off-chip passives
    Nejad, Majid Baghaei
    Tenhunen, Hannu
    Zheng, Li-Rong
    ESTC 2006: 1ST ELECTRONICS SYSTEMINTEGRATION TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2006, : 291 - +
  • [34] Live Demonstration: Off-Chip Learning for Hardware Hand-Sign Recognition System
    Tamaki, Masayuki
    Hikawa, Hiroomi
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 451 - 451
  • [35] A Self Tuning System for On-Die Terminators in Current Mode Off-Chip Signaling
    Lopez-Delgadillo, E.
    Diaz-Mendez, J. A.
    Garcia-Andrade, M. A.
    Magana, M. E.
    Maloberti, F.
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 102 - +
  • [36] Multilevel switching memristor by compliance current adjustment for off-chip training of neuromorphic system
    Kim, Tae-Hyeon
    Kim, Sungjoon
    Hong, Kyungho
    Park, Jinwoo
    Hwang, Yeongjin
    Park, Byung-Gook
    Kim, Hyungjin
    CHAOS SOLITONS & FRACTALS, 2021, 153 (153)
  • [37] POMMEL: Exploring Off-Chip Memory Energy & Power Consumption in Convolutional Neural Network Accelerators
    Montgomerie-Corcoran, Alexander
    Bouganis, Christos-Savvas
    2021 24TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2021), 2021, : 442 - 448
  • [38] Low-power, transparent optical network interface for high bandwidth off-chip interconnects
    Liboiron-Ladouceur, Odile
    Wang, Howard
    Garg, Ajay S.
    Bergman, Keren
    OPTICS EXPRESS, 2009, 17 (08): : 6550 - 6561
  • [39] Chip-package co-design of common emitter LNA in system-on-package with on-chip versus off-chip passive component analysis
    Duo, XZ
    Zheng, LR
    Tenhunen, H
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2003, : 55 - 58
  • [40] DESIGN AND CHARACTERIZATION OF A CMOS OFF-CHIP DRIVER RECEIVER WITH REDUCED POWER-SUPPLY DISTURBANCE
    HANAFI, HI
    DENNARD, RH
    CHEN, CL
    WEISS, RJ
    ZICHERMAN, DS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (05) : 783 - 791