Alleviate Chip Pin Constraint for Multicore Processor by On/Off-Chip Power Delivery System Codesign

被引:0
|
作者
Wang, Xuan [1 ]
Xu, Jiang [1 ]
Wang, Zhe [1 ]
Li, Haoran [1 ]
Wang, Zhehui [1 ]
Yang, Peng [1 ]
Duong, Luan H. K. [1 ]
Maeda, Rafael K. V. [1 ]
Wang, Zhifei [1 ]
机构
[1] Hong Kong Univ Sci Technol, Hong Kong, Hong Kong, Peoples R China
关键词
Power delivery system; pin count constraint; on-chip voltage regulator; analytical modeling; optimization; VOLTAGE REGULATOR; OPTIMAL-DESIGN; CONVERTER; LOAD; COMPRESSION;
D O I
10.1145/2914791
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The number of chip pins is limited due to the cost and reliability issues of sophisticated packages, and it is predicted that the chip pin count will be overstretched to satisfy the requirements of both power delivery and memory access. The gap between the achievable pin count and the demand will increase as the technology scales, due to the increasing computation resources and supply current. Pin reduction techniques are thus required for continued computing performance growth. In this article, we propose a chip pin constraint alleviation strategy, through on/off-chip power delivery system co-design, to effectively reduce the demand for power pins. An analytical model of a power delivery system, consisting of on/off-chip regulators and a power delivery network, is proposed to evaluate the influence of regulator design and package conduction loss. By combining this model with a multi-core processor model of performance and memory bandwidth requirements, we characterize the entiremulti-core processor system to investigate the relationship between the chip pin constraint and performance in multi-core processor scaling and the effectiveness of our strategy. Experiments show that with the conventional power delivery system design, the chip pin constraint severely limits the performance growth as the technology scales. Using the on/off-chip power delivery system codesign, our strategy achieves a significant pin count reduction, for example, 31.3% at the 8nm technology node, compared to the conventional design with the same chip performance, while, provided with the same chip pin count, it is able to improve, by 35.0%, the chip performance at 8nm compared to the conventional design. For real applications of different parallelism, our strategy outperforms its counterpart, with a 23.7% performance improvement on average at the 8nm technology node.
引用
收藏
页数:24
相关论文
共 50 条
  • [41] Optimizing Off-Chip Memory Access Costs in Low Power MPEG-4 Decoder
    Habli, Haitham
    Ersfolk, Johan
    Lilius, Johan
    Westerlund, Tomi
    Nurmi, Jari
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION SYSTEMS (ICICS'12), 2012,
  • [42] Low-Power Supply Circuit Using Off-Chip Resonant Circuit for Adiabatic Logic
    Takahashi, Yasuhiro
    Sato, Hisao
    ELECTRONICS AND COMMUNICATIONS IN JAPAN, 2015, 98 (03) : 1 - 8
  • [43] Detection of Trojans Using a Combined Ring Oscillator Network and Off-Chip Transient Power Analysis
    Zhang, Xuehui
    Ferraiuolo, Andrew
    Tehranipoor, Mohammad
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2013, 9 (03)
  • [44] Analysis of high-bandwidth low-power microring links for off-chip interconnects
    Ophir, Noam
    Bergman, Keren
    OPTOELECTRONIC INTEGRATED CIRCUITS XV, 2013, 8628
  • [45] Low-Power Scalable TSPI: A Modular Off-Chip Network for Edge AI Accelerators
    Park, Seunghyun
    Park, Daejin
    IEEE ACCESS, 2024, 12 : 141448 - 141459
  • [46] A CMOS RF power amplifier using an off-chip transmision line transformer with 62% PAE
    Jang, Jaemin
    Park, Changkun
    Kim, Haksun
    Hong, Songcheol
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2007, 17 (05) : 385 - 387
  • [47] Pin-limited Frequency Converter IP Bridge for Efficient Communication of Automotive IC Sensors with Off-chip ECUs
    Saponara, Sergio
    Cecchini, Tommaso
    Sechi, Francesco
    Fanucci, Luca
    2009 IEEE INTERNATIONAL WORKSHOP ON INTELLIGENT DATA ACQUISITION AND ADVANCED COMPUTING SYSTEMS: TECHNOLOGY AND APPLICATIONS, 2009, : 167 - 171
  • [48] Power Integrity Comparison of Off-chip, On-interposer, On-chip Voltage Regulators in 2.5D/3D ICs
    Kim, Subin
    Cho, Kyungjun
    Park, Shinyoung
    Park, Hyunwook
    Kim, Seongguk
    Jeong, Seungtaek
    Son, Kyungjune
    Kim, Joungho
    2019 ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS (EDAPS 2019), 2019,
  • [49] A technique for incorporation of a heatsink for a system utilizing integrated circuits with wireless connections to an off-chip antenna
    Li, R
    Guo, XL
    O, K
    PROCEEDINGS OF THE IEEE 2004 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2004, : 160 - 162
  • [50] Off-Chip Training with Additive Perturbation for FPGA-Based Hand Sign Recognition System
    Hikawa, Hiroomi
    Tamaki, Masayuki
    Ito, Hidetaka
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2018, E101A (02) : 499 - 506