Reliability of Logic-in-Memory Circuits in Resistive Memory Arrays

被引:11
|
作者
Zanotti, Tommaso [1 ]
Zambelli, Cristian [2 ]
Puglisi, Francesco Maria [1 ]
Milo, Valerio [3 ,4 ]
Perez, Eduardo [5 ]
Mahadevaiah, Mamathamba K. [5 ]
Ossorio, Oscar G. [6 ]
Wenger, Christian [5 ,7 ]
Pavan, Paolo [1 ]
Olivo, Piero [2 ]
Ielmini, Daniele [3 ,4 ]
机构
[1] Univ Modena & Reggio Emilia, Dipartimento Ingn Enzo Ferrari, I-41125 Modena, Italy
[2] Univ Ferrara, Dipartimento Ingn, I-44122 Ferrara, Italy
[3] Politecn Milan, Dipartimento Elettron Informaz & Bioingn, I-20133 Milan, Italy
[4] IU NET, I-20133 Milan, Italy
[5] Leibniz Inst Innovat Mikroelekt, Innovat High Performance Microelect IHP, D-15236 Frankfurt, Oder, Germany
[6] Univ Valladolid, Dipartimento Elect & Elect, Valladolid, Spain
[7] BTU Cottbus Senftenberg, Semicond Mat, D-01968 Cottbus, Germany
基金
欧洲研究理事会;
关键词
Back end of line (BEOL); full adder (FA); logic-in-memory (LiM); resistive random access memory (RRAM); smart IMPLY (SIMPLY); DESIGN; ARCHITECTURE;
D O I
10.1109/TED.2020.3025271
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Logic-in-memory (LiM) circuits based on resistive random access memory (RRAM) devices and the material implication logic are promising candidates for the development of low-power computing devices that could fulfill the growing demand of distributed computing systems. However, these circuits are affected by many reliability challenges that arise from device nonidealities (e.g., variability) and the characteristics of the employed circuit architecture. Thus, an accurate investigation of the variability at the array level is needed to evaluate the reliability and performance of such circuit architectures. In this work, we explore the reliability and performance of smart IMPLY (SIMPLY) (i.e., a recently proposed LiM architecture with improved reliability and performance) on two 4-kb RRAM arrays based on different resistive switching oxides integrated in the back end of line (BEOL) of the 0.25-mu m BiCMOS process. We analyze the tradeoff between reliability and energy consumption of SIMPLY architecture by exploiting the results of an extensive array-level variability characterization of the two technologies. Finally, we study the worst case performanceof a full adder implemented with the SIMPLY architecture and benchmark it on the analogous CMOS implementation.
引用
收藏
页码:4611 / 4615
页数:5
相关论文
共 50 条
  • [41] Logic and memory with nanocell circuits
    Husband, CP
    Husband, SM
    Daniels, JS
    Tour, JM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (09) : 1865 - 1875
  • [42] New Logic-In-Memory Paradigms: An Architectural and Technological Perspective
    Santoro, Giulia
    Turvani, Giovanna
    Graziano, Mariagrazia
    MICROMACHINES, 2019, 10 (06)
  • [43] Skyrmion Logic-In-Memory Architecture for Maximum/Minimum Search
    Gnoli, Luca
    Riente, Fabrizio
    Vacca, Marco
    Ruo Roch, Massimo
    Graziano, Mariagrazia
    ELECTRONICS, 2021, 10 (02) : 1 - 15
  • [44] In-Memory Computing with Resistive Memory Circuits: Status and Outlook
    Pedretti, Giacomo
    Ielmini, Daniele
    ELECTRONICS, 2021, 10 (09)
  • [45] LIMITA: Logic-in-Memory Primitives for Imprecise Tolerant Applications
    Zarei, Ali
    Safaei, Farshad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (11) : 4686 - 4699
  • [46] Crossbar-Based Memristive Logic-in-Memory Architecture
    Papandroulidakis, Georgios
    Vourkas, Ioannis
    Abusleme, Angel
    Sirakoulis, Georgios Ch.
    Rubio, Antonio
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (03) : 491 - 501
  • [47] Emerging Spintronic Devices: From Ultra-High-Density Memory to Logic-In-Memory
    Zhang, Yue
    Wang, Guanda
    Huang, Zhe
    Zhang, Zhizhong
    Wang, Jinkai
    Zhang, Youguang
    Zhao, Weisheng
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 67 - 68
  • [48] Logic-in-Memory Based on Majority Gates With Voltage-Gated SOT-MRAM Crossbar Arrays
    Hui, Yajuan
    Li, Qingzhen
    Liu, Cheng
    Zhang, Deming
    Miao, Xiangshui
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (04) : 2309 - 2313
  • [49] An MIG-based Compiler for Programmable Logic-in-Memory Architectures
    Soeken, Mathias
    Shirinzadeh, Saeideh
    Gaillardon, Pierre-Emmanuel
    Amaru, Luca Gaetano
    Drechsler, Rolf
    De Micheli, Giovanni
    2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
  • [50] Logic-in-memory cell enabling binary and ternary Boolean logics
    Jeongyun OH
    Juhee JEON
    Yunwoo SHIN
    Kyougah CHO
    Sangsig KIM
    Science China(Information Sciences), 2025, 68 (02) : 370 - 379