Reliability of Logic-in-Memory Circuits in Resistive Memory Arrays

被引:11
|
作者
Zanotti, Tommaso [1 ]
Zambelli, Cristian [2 ]
Puglisi, Francesco Maria [1 ]
Milo, Valerio [3 ,4 ]
Perez, Eduardo [5 ]
Mahadevaiah, Mamathamba K. [5 ]
Ossorio, Oscar G. [6 ]
Wenger, Christian [5 ,7 ]
Pavan, Paolo [1 ]
Olivo, Piero [2 ]
Ielmini, Daniele [3 ,4 ]
机构
[1] Univ Modena & Reggio Emilia, Dipartimento Ingn Enzo Ferrari, I-41125 Modena, Italy
[2] Univ Ferrara, Dipartimento Ingn, I-44122 Ferrara, Italy
[3] Politecn Milan, Dipartimento Elettron Informaz & Bioingn, I-20133 Milan, Italy
[4] IU NET, I-20133 Milan, Italy
[5] Leibniz Inst Innovat Mikroelekt, Innovat High Performance Microelect IHP, D-15236 Frankfurt, Oder, Germany
[6] Univ Valladolid, Dipartimento Elect & Elect, Valladolid, Spain
[7] BTU Cottbus Senftenberg, Semicond Mat, D-01968 Cottbus, Germany
基金
欧洲研究理事会;
关键词
Back end of line (BEOL); full adder (FA); logic-in-memory (LiM); resistive random access memory (RRAM); smart IMPLY (SIMPLY); DESIGN; ARCHITECTURE;
D O I
10.1109/TED.2020.3025271
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Logic-in-memory (LiM) circuits based on resistive random access memory (RRAM) devices and the material implication logic are promising candidates for the development of low-power computing devices that could fulfill the growing demand of distributed computing systems. However, these circuits are affected by many reliability challenges that arise from device nonidealities (e.g., variability) and the characteristics of the employed circuit architecture. Thus, an accurate investigation of the variability at the array level is needed to evaluate the reliability and performance of such circuit architectures. In this work, we explore the reliability and performance of smart IMPLY (SIMPLY) (i.e., a recently proposed LiM architecture with improved reliability and performance) on two 4-kb RRAM arrays based on different resistive switching oxides integrated in the back end of line (BEOL) of the 0.25-mu m BiCMOS process. We analyze the tradeoff between reliability and energy consumption of SIMPLY architecture by exploiting the results of an extensive array-level variability characterization of the two technologies. Finally, we study the worst case performanceof a full adder implemented with the SIMPLY architecture and benchmark it on the analogous CMOS implementation.
引用
收藏
页码:4611 / 4615
页数:5
相关论文
共 50 条
  • [21] The Programmable Logic-in-Memory (PLiM) Computer
    Gaillardon, Pierre-Emmanuel
    Amaru, Luca
    Siemon, Anne
    Linn, Eike
    Waser, Rainer
    Chattopadhyay, Anupam
    De Micheli, Giovanni
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 427 - 432
  • [22] Zero-static-power nonvolatile logic-in-memory circuits for flexible electronics
    Jang, Byung Chul
    Yang, Sang Yoon
    Seong, Hyejeong
    Kim, Sung Kyu
    Choi, Junhwan
    Im, Sung Gap
    Choi, Sung-Yool
    NANO RESEARCH, 2017, 10 (07) : 2459 - 2470
  • [23] Optimal periodical memory allocation for logic-in-memory image processors
    Hariyama, Masanori
    Kameyama, Michitaka
    Kobayashi, Yasuhiro
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 193 - +
  • [24] FeFET based Logic-in-Memory: an overview
    Marchand, Cedric
    O'Connor, Ian
    Cantan, Mayeul
    Breyer, Evelyn T.
    Slesazeck, Stefan
    Mikolajick, Thomas
    2021 16TH INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2021), 2021,
  • [25] LOGIC-IN-MEMORY VLSI FOR MAINFRAME COMPUTERS
    ODAKA, M
    IWABUCHI, M
    OGIUE, K
    KITSUKAWA, G
    YAMAGUCHI, K
    INADACHI, M
    ISSCC DIGEST OF TECHNICAL PAPERS, 1982, 25 : 180 - &
  • [26] Magnetic Tunnel Junctions for Future Memory and Logic-in-Memory Applications
    Sverdlov, Viktor
    Mahmoudi, Hiwa
    Markarov, Alexander
    Selberherr, Siegfried
    2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2014, : 30 - 33
  • [27] Logic-in-Memory With a Nonvolatile Programmable Metallization Cell
    Junsangsri, Pilin
    Han, Jie
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) : 521 - 529
  • [28] Exact Synthesis and Inversion Optimization for 3-input Resistive Majority based Logic-in-Memory
    Yan, Ming
    Dong, Guanghai
    Xiao, Yong
    Shao, Yun
    Chu, Zhufei
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 266 - 271
  • [29] Logic-In-Memory Architecture For Min/Max Search
    Vacca, Marco
    Tavva, Yaswanth
    Chattopadhyay, Anupam
    Calimera, Andrea
    2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 853 - 856
  • [30] Logic-in-memory based on an atomically thin semiconductor
    Migliato Marega, Guilherme
    Zhao, Yanfei
    Avsar, Ahmet
    Wang, Zhenyu
    Tripathi, Mukesh
    Radenovic, Aleksandra
    Kis, Andras
    NATURE, 2020, 587 (7832) : 72 - +