Reliability of Logic-in-Memory Circuits in Resistive Memory Arrays

被引:11
|
作者
Zanotti, Tommaso [1 ]
Zambelli, Cristian [2 ]
Puglisi, Francesco Maria [1 ]
Milo, Valerio [3 ,4 ]
Perez, Eduardo [5 ]
Mahadevaiah, Mamathamba K. [5 ]
Ossorio, Oscar G. [6 ]
Wenger, Christian [5 ,7 ]
Pavan, Paolo [1 ]
Olivo, Piero [2 ]
Ielmini, Daniele [3 ,4 ]
机构
[1] Univ Modena & Reggio Emilia, Dipartimento Ingn Enzo Ferrari, I-41125 Modena, Italy
[2] Univ Ferrara, Dipartimento Ingn, I-44122 Ferrara, Italy
[3] Politecn Milan, Dipartimento Elettron Informaz & Bioingn, I-20133 Milan, Italy
[4] IU NET, I-20133 Milan, Italy
[5] Leibniz Inst Innovat Mikroelekt, Innovat High Performance Microelect IHP, D-15236 Frankfurt, Oder, Germany
[6] Univ Valladolid, Dipartimento Elect & Elect, Valladolid, Spain
[7] BTU Cottbus Senftenberg, Semicond Mat, D-01968 Cottbus, Germany
基金
欧洲研究理事会;
关键词
Back end of line (BEOL); full adder (FA); logic-in-memory (LiM); resistive random access memory (RRAM); smart IMPLY (SIMPLY); DESIGN; ARCHITECTURE;
D O I
10.1109/TED.2020.3025271
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Logic-in-memory (LiM) circuits based on resistive random access memory (RRAM) devices and the material implication logic are promising candidates for the development of low-power computing devices that could fulfill the growing demand of distributed computing systems. However, these circuits are affected by many reliability challenges that arise from device nonidealities (e.g., variability) and the characteristics of the employed circuit architecture. Thus, an accurate investigation of the variability at the array level is needed to evaluate the reliability and performance of such circuit architectures. In this work, we explore the reliability and performance of smart IMPLY (SIMPLY) (i.e., a recently proposed LiM architecture with improved reliability and performance) on two 4-kb RRAM arrays based on different resistive switching oxides integrated in the back end of line (BEOL) of the 0.25-mu m BiCMOS process. We analyze the tradeoff between reliability and energy consumption of SIMPLY architecture by exploiting the results of an extensive array-level variability characterization of the two technologies. Finally, we study the worst case performanceof a full adder implemented with the SIMPLY architecture and benchmark it on the analogous CMOS implementation.
引用
收藏
页码:4611 / 4615
页数:5
相关论文
共 50 条
  • [31] Reconfigurable Logic-in-Memory Using Silicon Transistors
    Lim, Doohyeok
    Cho, Kyoungah
    Kim, Sangsig
    ADVANCED MATERIALS TECHNOLOGIES, 2022, 7 (10)
  • [32] Logic-in-memory based on an atomically thin semiconductor
    Guilherme Migliato Marega
    Yanfei Zhao
    Ahmet Avsar
    Zhenyu Wang
    Mukesh Tripathi
    Aleksandra Radenovic
    Andras Kis
    Nature, 2020, 587 : 72 - 77
  • [33] Circuit Reliability of Low-Power RRAM-Based Logic-in-Memory Architectures
    Zanotti, Tommaso
    Puglisi, Francesco Maria
    Pavan, Paolo
    2019 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP (IIRW), 2019, : 16 - 20
  • [34] High-Throughput Pattern Matching With CMOL FPGA Circuits: Case for Logic-in-Memory Computing
    Madhavan, Advait
    Sherwood, Tim
    Strukov, Dmitri B.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (12) : 2759 - 2772
  • [35] Custom Memory Design for Logic-in-Memory: Drawbacks and Improvements over Conventional Memories
    Ottati, Fabrizio
    Turvani, Giovanna
    Masera, Guido
    Vacca, Marco
    ELECTRONICS, 2021, 10 (18)
  • [36] Exploiting Ferroelectric FETs for Low-Power Non-Volatile Logic-in-Memory Circuits
    Yin, Xunzhao
    Aziz, Ahmedullah
    Nahas, Joseph
    Datta, Suman
    Gupta, Sumeet
    Niemier, Michael
    Hu, Xiaobo Sharon
    2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2016,
  • [37] A Magnetic Reconfigurable Ternary NOR/NAND Logic for Logic-in-Memory Applications
    Razi, Farzad
    Moaiyeri, Mohammad Hossein
    Mohammadi, Siamak
    SPIN, 2021, 11 (04)
  • [38] Improving Unipolar Resistive Switching Uniformity with Cone Shaped Conducting Filaments and Its Logic-In-Memory Application
    Gao, Shuang
    Liu, Gang
    Chen, Qilai
    Xue, Wuhong
    Yang, Huali
    Shang, Jie
    Chen, Bin
    Zeng, Fei
    Song, Cheng
    Pan, Feng
    Li, Run-Wei
    ACS APPLIED MATERIALS & INTERFACES, 2018, 10 (07) : 6453 - 6462
  • [39] An Alternative Way for Reconfigurable Logic-in-Memory With Ferroelectric FET
    You, Wei-Xiang
    Huang, Bo-Kai
    Su, Pin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (01) : 444 - 446
  • [40] JOSEPHSON LOGIC AND MEMORY CIRCUITS
    HERRELL, DJ
    IEEE TRANSACTIONS ON MAGNETICS, 1979, 15 (06) : 1880 - 1885