Reliability of Logic-in-Memory Circuits in Resistive Memory Arrays

被引:11
|
作者
Zanotti, Tommaso [1 ]
Zambelli, Cristian [2 ]
Puglisi, Francesco Maria [1 ]
Milo, Valerio [3 ,4 ]
Perez, Eduardo [5 ]
Mahadevaiah, Mamathamba K. [5 ]
Ossorio, Oscar G. [6 ]
Wenger, Christian [5 ,7 ]
Pavan, Paolo [1 ]
Olivo, Piero [2 ]
Ielmini, Daniele [3 ,4 ]
机构
[1] Univ Modena & Reggio Emilia, Dipartimento Ingn Enzo Ferrari, I-41125 Modena, Italy
[2] Univ Ferrara, Dipartimento Ingn, I-44122 Ferrara, Italy
[3] Politecn Milan, Dipartimento Elettron Informaz & Bioingn, I-20133 Milan, Italy
[4] IU NET, I-20133 Milan, Italy
[5] Leibniz Inst Innovat Mikroelekt, Innovat High Performance Microelect IHP, D-15236 Frankfurt, Oder, Germany
[6] Univ Valladolid, Dipartimento Elect & Elect, Valladolid, Spain
[7] BTU Cottbus Senftenberg, Semicond Mat, D-01968 Cottbus, Germany
基金
欧洲研究理事会;
关键词
Back end of line (BEOL); full adder (FA); logic-in-memory (LiM); resistive random access memory (RRAM); smart IMPLY (SIMPLY); DESIGN; ARCHITECTURE;
D O I
10.1109/TED.2020.3025271
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Logic-in-memory (LiM) circuits based on resistive random access memory (RRAM) devices and the material implication logic are promising candidates for the development of low-power computing devices that could fulfill the growing demand of distributed computing systems. However, these circuits are affected by many reliability challenges that arise from device nonidealities (e.g., variability) and the characteristics of the employed circuit architecture. Thus, an accurate investigation of the variability at the array level is needed to evaluate the reliability and performance of such circuit architectures. In this work, we explore the reliability and performance of smart IMPLY (SIMPLY) (i.e., a recently proposed LiM architecture with improved reliability and performance) on two 4-kb RRAM arrays based on different resistive switching oxides integrated in the back end of line (BEOL) of the 0.25-mu m BiCMOS process. We analyze the tradeoff between reliability and energy consumption of SIMPLY architecture by exploiting the results of an extensive array-level variability characterization of the two technologies. Finally, we study the worst case performanceof a full adder implemented with the SIMPLY architecture and benchmark it on the analogous CMOS implementation.
引用
收藏
页码:4611 / 4615
页数:5
相关论文
共 50 条
  • [1] Reliability and Prospects of Logic-in-Memory Circuits
    Zanotti, Tommaso
    6TH IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2022), 2022, : 369 - 371
  • [2] CELLULAR LOGIC-IN-MEMORY ARRAYS
    KAUTZ, WH
    IEEE TRANSACTIONS ON COMPUTERS, 1969, C 18 (08) : 719 - +
  • [3] LOGIC-IN-MEMORY ARRAYS APPLICATION AND SYNTHESIS
    RAIKHLIN, VA
    AUTOMATION AND REMOTE CONTROL, 1983, 44 (11) : 1519 - 1527
  • [4] Endurance Management for Resistive Logic-In-Memory Computing Architectures
    Shirinzadeh, Saeideh
    Soeken, Mathias
    Gaillardon, Pierre-Emmanuel
    De Micheli, Giovanni
    Drechsler, Rolf
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1092 - 1097
  • [5] Toward Efficient Logic-in-Memory Computing With Magnetic Reconfigurable Logic Circuits
    Razi, Farzad
    Moaiyeri, Mohammad Hossein
    Mohammadi, Siamak
    IEEE MAGNETICS LETTERS, 2022, 13
  • [6] Reconfigurable logic-in-memory
    Dayane Reis
    Nature Electronics, 2022, 5 : 713 - 714
  • [7] Reconfigurable logic-in-memory
    Reis, Dayane
    NATURE ELECTRONICS, 2022, 5 (11) : 713 - 714
  • [8] A LOGIC-IN-MEMORY COMPUTER
    STONE, HS
    IEEE TRANSACTIONS ON COMPUTERS, 1970, C 19 (01) : 73 - &
  • [9] Ferroelectric FETs-Based Nonvolatile Logic-in-Memory Circuits
    Yin, Xunzhao
    Chen, Xiaoming
    Niemier, Michael
    Hu, Xiaobo Sharon
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (01) : 159 - 172
  • [10] Enabling In-Situ Logic-In-Memory Capability Using Resistive-RAM Crossbar Memory
    Jing, Naifeng
    Li, Taozhong
    Zhao, Zhongyuan
    Jin, Wei
    Sun, Yanan
    He, Weifeng
    Mao, Zhigang
    2016 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2016, : 233 - 236