A High Performance Modulo 2n+1 Squarer Design Based on Carbon Nanotube Technology

被引:0
|
作者
Li, Weifu [1 ]
Kim, Yong-Bin [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a design of high performance modulo 2(n)+1 squarer is proposed. The primary improvement comes from the algorithm, circuit implementation, and implementation technology. For the algorithm, the partial product matrix reconstruction is optimized to achieve a larger range of input and fewer operation steps. The modified Wallace tree is employed to compress the partial product in each column. For circuit implementation, full adders in traditional structure are replaced by 3: 2 compressors. The sparse-tree based inverted End-Carry-Around (ECA) modulo 2(n) adder is utilized to implement the final addition stage. The proposed design is demonstrated a much better performance in terms of delay, power, and area comparing with existing design. To assess the advantage of CNT device, the same circuit is designed using CNT technology. The proposed design shows that the critical path delay and rise time of modulo 2(8)+1 squarer on CNT technology is 13.6 times and 9.3 times better than that of CMOS technology, respectively. The power consumption is improved about 4 times with much better tolerance against the process, voltage, and temperature (PVT) variation compared with the CMOS counterpart.
引用
收藏
页码:429 / 432
页数:4
相关论文
共 50 条
  • [1] A Low Complexity Modulo 2n+1 Squarer Design
    Muralidharan, Ramya
    Chang, Chip-Hong
    Jong, Ching-Chuen
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1296 - 1299
  • [2] Diminished-1 modulo 2n+1 squarer design
    Vergos, HT
    Efstathiou, C
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (05): : 561 - 566
  • [3] Diminished-1 modulo 2n+1 squarer design
    Vergos, HT
    Efstathiou, C
    PROCEEDINGS OF THE EUROMICRO SYSTEMS ON DIGITAL SYSTEM DESIGN, 2004, : 380 - 386
  • [4] Modulo 2n+1 Squarer Design for Efficient Hardware Implementation
    Modugu, Rajashekhar
    Kim, Yong-Bin
    Kim, Kyung Ki
    Choi, Minsu
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 17 - 18
  • [5] A High Speed Low Power Modulo 2n+1 Multiplier Design Using Carbon-nanotube Technology
    Qi, He
    Kim, Yong-Bin
    Choi, Minsu
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 406 - 409
  • [6] On Modulo 2n+1 Adder Design
    Vergos, Haridimos T.
    Dimitrakopoulos, Giorgos
    IEEE TRANSACTIONS ON COMPUTERS, 2012, 61 (02) : 173 - 186
  • [7] Design of efficient modulo 2n+1 multipliers
    Vergos, H. T.
    Efstathiou, C.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (01): : 49 - 57
  • [8] Diminished-one modulo 2n+1 adder design
    Vergos, HT
    Efstathiou, C
    Nikolos, D
    IEEE TRANSACTIONS ON COMPUTERS, 2002, 51 (12) : 1389 - 1399
  • [9] Area-Power Efficient Modulo 2n-1 and Modulo 2n+1 Multipliers for {2n-1, 2n, 2n+1} Based RNS
    Muralidharan, Ramya
    Chang, Chip-Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (10) : 2263 - 2274
  • [10] Novel modulo 2n+1 multipliers
    Vergos, H. T.
    Efstathiou, C.
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 168 - +