A High Performance Modulo 2n+1 Squarer Design Based on Carbon Nanotube Technology

被引:0
|
作者
Li, Weifu [1 ]
Kim, Yong-Bin [1 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a design of high performance modulo 2(n)+1 squarer is proposed. The primary improvement comes from the algorithm, circuit implementation, and implementation technology. For the algorithm, the partial product matrix reconstruction is optimized to achieve a larger range of input and fewer operation steps. The modified Wallace tree is employed to compress the partial product in each column. For circuit implementation, full adders in traditional structure are replaced by 3: 2 compressors. The sparse-tree based inverted End-Carry-Around (ECA) modulo 2(n) adder is utilized to implement the final addition stage. The proposed design is demonstrated a much better performance in terms of delay, power, and area comparing with existing design. To assess the advantage of CNT device, the same circuit is designed using CNT technology. The proposed design shows that the critical path delay and rise time of modulo 2(8)+1 squarer on CNT technology is 13.6 times and 9.3 times better than that of CMOS technology, respectively. The power consumption is improved about 4 times with much better tolerance against the process, voltage, and temperature (PVT) variation compared with the CMOS counterpart.
引用
收藏
页码:429 / 432
页数:4
相关论文
共 50 条
  • [21] DESIGN OF MULTIOPERAND CARRY-SAVE ADDERS FOR ARITHMETIC MODULO (2N+1)
    SKAVANTZOS, A
    ELECTRONICS LETTERS, 1989, 25 (17) : 1152 - 1153
  • [22] On the Design of Efficient Modulo 2n+1 Multiply-Add-Add Units
    Efstathiou, Constantinos
    Tsoumanis, Kostas
    Pekmestzi, Kiamal
    Voyiatzis, Ioannis
    2014 9TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2014), 2014,
  • [23] Efficient methods in converting to modulo 2n+1 and 2n-1
    Manochehri, Kooroush
    Pourmozafari, Saadat
    Sadeghian, Babak
    THIRD INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: NEW GENERATIONS, PROCEEDINGS, 2006, : 178 - +
  • [24] On the modulo 2n+1 addition and subtraction for weighted operands
    Efstathiou, Constantinos
    Kouretas, Ioannis
    Kitsos, Paris
    MICROPROCESSORS AND MICROSYSTEMS, 2023, 101
  • [25] Modulo 2n+1 Addition and Multiplication for Redundant Operands
    Tsoumanis, Kostas
    Efstathiou, Constantinos
    Pekmestzi, Kiamal
    2014 9TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2014, : 205 - 210
  • [26] On the modulo 2n+1 multiplication for diminished-1 operands
    Efstathiou, C.
    Voyiatzis, I.
    Sklavos, N.
    SCS: 2008 2ND INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS, 2008, : 228 - +
  • [27] On the modulo 2n+1 subtract units for weighted operands
    Efstathiou, Costas
    Voyiatzis, Ioannis
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 136 - 139
  • [28] ON IMPLEMENTING EFFICIENT MODULO 2n+1 ARITHMETIC COMPONENTS
    Vergos, Haridimos T.
    Bakalis, Dimitris
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2010, 19 (05) : 911 - 930
  • [29] On the Diminished-1 Modulo 2n+1 Addition and Subtraction
    Efstathiou, Constantinos
    Pekmestzi, Kiamal
    Moshopoulos, Nikolaos
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (05)
  • [30] Efficient diminished-1 modulo 2n+1 multipliers
    Efstathiou, C
    Vergos, HT
    Dimitrakopoulos, G
    Nikolos, D
    IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (04) : 491 - 496