On-chip calibration technique for delay line based bist jitter measurement

被引:0
|
作者
Nelson, B [1 ]
Soma, M [1 ]
机构
[1] Univ Washington, Dept Elect Engn, Seattle, WA 98195 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an on-chip calibration technique for delay line based Time-to-Digital Converters (TDC) used in jitter measurement Built-in Self-Test (BIST). The proposed technique utilizes Pulse Width Modulation (PWM) to generate accurate voltages to control delay elements within the TDC. Calibration is performed in three stages; accuracy fine-tuning, measurement dynamic range adjustment, and characteristic curve generation. Preliminary simulation results using the calibration technique on a modified Vernier Delay Line (VDL) BIST provided a cycle-to-cycle jitter resolution of similar to5 ps. The calibration design consists of digital CMOS 2 components and has a potential die area of 0.03 mum(2). Calibration time is less than 1.1ms and only a single external calibration input pin is required in addition to the existing BIST.
引用
收藏
页码:944 / 947
页数:4
相关论文
共 50 条
  • [21] On-chip Reference-less Clock Jitter Measurement
    Bal, Ankur
    Singh, Rupesh
    2018 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS 2018), 2018,
  • [22] On-chip digital jitter measurement, from megahertz to gigahertz
    Sunter, S
    Roy, A
    IEEE DESIGN & TEST OF COMPUTERS, 2004, 21 (04): : 314 - 321
  • [23] Jitter-Based Reconstruction Of Transmission Line Pulse Using On-Chip Sensor
    Narayanan, Bhuvnesh
    Weiss, Bernhard
    Mandic, Tvrtko
    Baric, Adrijan
    2021 JOINT IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL & POWER INTEGRITY, AND EMC EUROPE (EMC+SIPI AND EMC EUROPE), 2021, : 874 - 877
  • [24] On-Chip Jitter Measurement Using Jitter Injection in a 28 Gb/s PI-Based CDR
    Liang, Joshua
    Sheikholeslami, Ali
    Tamura, Hirotaka
    Yamaguchi, Hisakatsu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (03) : 750 - 761
  • [25] On-chip Ring Oscillator Based Scheme for TSV Delay measurement
    Pei, Songwei
    Rabehb, Alrashdi Ahmed
    Jin, Song
    2017 IEEE 26TH ASIAN TEST SYMPOSIUM (ATS), 2017, : 7 - 12
  • [26] On-Chip Delay Measurement Based Response Analysis for Timing Characterization
    Datta, Ramyanshu
    Sebastine, Antony
    Raghunathan, Ashwin
    Carpenter, Gary
    Nowka, Kevin
    Abraham, Jacob A.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2010, 26 (06): : 599 - 619
  • [27] On-Chip Delay Measurement Based Response Analysis for Timing Characterization
    Ramyanshu Datta
    Antony Sebastine
    Ashwin Raghunathan
    Gary Carpenter
    Kevin Nowka
    Jacob A. Abraham
    Journal of Electronic Testing, 2010, 26 : 599 - 619
  • [28] An On-Chip Delay Measurement Technique Using Signature Registers for Small-Delay Defect Detection
    Katoh, Kentaroh
    Namba, Kazuteru
    Ito, Hideo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (05) : 804 - 817
  • [29] An On-Chip Delay Measurement Technique for Small-Delay Defect Detection Using Signature Registers
    Soma, Rajeshwari
    Tabassum, Zulekha
    Prathap, S.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2014, 14 (09): : 60 - 66
  • [30] A low-jitter timing generator based on completely on-chip self-measurement and calibration in a field programmable gate array
    Qiu, Wenjie
    Xie, Jianfeng
    Liu, Qinying
    Han, Xiaotao
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2021, 92 (11):