On-chip calibration technique for delay line based bist jitter measurement

被引:0
|
作者
Nelson, B [1 ]
Soma, M [1 ]
机构
[1] Univ Washington, Dept Elect Engn, Seattle, WA 98195 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an on-chip calibration technique for delay line based Time-to-Digital Converters (TDC) used in jitter measurement Built-in Self-Test (BIST). The proposed technique utilizes Pulse Width Modulation (PWM) to generate accurate voltages to control delay elements within the TDC. Calibration is performed in three stages; accuracy fine-tuning, measurement dynamic range adjustment, and characteristic curve generation. Preliminary simulation results using the calibration technique on a modified Vernier Delay Line (VDL) BIST provided a cycle-to-cycle jitter resolution of similar to5 ps. The calibration design consists of digital CMOS 2 components and has a potential die area of 0.03 mum(2). Calibration time is less than 1.1ms and only a single external calibration input pin is required in addition to the existing BIST.
引用
收藏
页码:944 / 947
页数:4
相关论文
共 50 条
  • [41] Analysis and Measurement of a Novel On-Chip Variable Delay Transmission Line with Fixed Characteristic Impedance
    Woods, Wayne
    Ding, Hanyi
    Wang, Guoan
    2010 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, 2010, : 220 - 223
  • [42] Novel On-Chip Clock Jitter Measurement Scheme For High Performance Microprocessors
    Metra, C.
    Omana, M.
    Mak, T. M.
    Rahman, A.
    Tam, S.
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 465 - +
  • [43] VARIABLE ON-CHIP DELAY LINE WITH JOSEPHSON DEVICES.
    Kaplan, S.B.
    IBM technical disclosure bulletin, 1983, 25 (10):
  • [44] A Sub-mW On-Chip Period-Jitter Measurement Circuit Using Automatic Hidden Runtime Resolution Calibration
    Chou, Pei-Yuan
    Liu, Yen-Chen
    Lin, Tay-Jyi
    Wang, Jim
    Wu, K. C.
    Wang, Jinn-Shyan
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 70 - 73
  • [45] Gigahertz tuning of on-chip RF photonic delay line
    Liu, Yang
    Choudhary, Amol
    Marpaung, David
    Eggleton, Benjamin J.
    2017 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2017,
  • [46] A 10 Gb/s On-chip Jitter Measurement Circuit Based on Transition Region Scanning Method
    Sarangi, Santunu
    Som, Indranil
    Bhattacharyya, T. K.
    2022 35TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID 2022) HELD CONCURRENTLY WITH 2022 21ST INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (ES 2022), 2022, : 44 - 49
  • [47] A Low Area On-Chip Delay Measurement System Using Embedded Delay Measurement Circuit
    Katoh, Kentaroh
    Namba, Kazuteru
    Ito, Hideo
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 343 - 348
  • [48] Pitfalls and Tradeoffs in Simultaneous, On-Chip FPGA Delay Measurement
    Linscott, Timothy A.
    Gojman, Benjamin
    Rubin, Raphael
    Dehon, Andre
    PROCEEDINGS OF THE 2016 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS (FPGA'16), 2016, : 100 - 104
  • [49] On-Chip Delay Measurement for In-Field Test of FPGAs
    Miyake, Yousuke
    Sato, Yasuo
    Kajihara, Seiji
    2019 IEEE 24TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING (PRDC 2019), 2019, : 130 - 137
  • [50] On-chip Delay Measurement Circuit for Reliability Characterization of SRAM
    Verma, Pankaj
    Halba, Rohit
    Patel, Hemant
    Baghini, Maryam Shojaei
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 331 - 336