On-chip calibration technique for delay line based bist jitter measurement

被引:0
|
作者
Nelson, B [1 ]
Soma, M [1 ]
机构
[1] Univ Washington, Dept Elect Engn, Seattle, WA 98195 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an on-chip calibration technique for delay line based Time-to-Digital Converters (TDC) used in jitter measurement Built-in Self-Test (BIST). The proposed technique utilizes Pulse Width Modulation (PWM) to generate accurate voltages to control delay elements within the TDC. Calibration is performed in three stages; accuracy fine-tuning, measurement dynamic range adjustment, and characteristic curve generation. Preliminary simulation results using the calibration technique on a modified Vernier Delay Line (VDL) BIST provided a cycle-to-cycle jitter resolution of similar to5 ps. The calibration design consists of digital CMOS 2 components and has a potential die area of 0.03 mum(2). Calibration time is less than 1.1ms and only a single external calibration input pin is required in addition to the existing BIST.
引用
收藏
页码:944 / 947
页数:4
相关论文
共 50 条
  • [1] On-Chip Jitter Tolerance Measurement Technique for CDR Circuits
    Son, Kyung-Sub
    Lee, Kyongsu
    Kang, Jin-Ku
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1602 - 1605
  • [2] An on-chip ADC BIST solution and the BIST enabled calibration scheme
    Jin, Xiankun
    Chen, Tao
    Jain, Mayank
    Barman, Arun Kumar
    Kramer, David
    Garrity, Doug
    Geiger, Randall
    Chen, Degang
    2017 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2017,
  • [3] On-chip long-term jitter measurement for PLL based on undersampling technique
    Cai, Zhikuang
    Xu, Haobo
    Que, Shixuan
    Shan, Weiwei
    Yang, Jun
    IEICE ELECTRONICS EXPRESS, 2013, 10 (24):
  • [4] Jitter Injection for On-Chip Jitter Measurement in PI-Based CDRs
    Liang, Joshua
    Sheikholeslami, Ali
    Tamura, Hirotaka
    Yamaguchi, Hisakatsu
    2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,
  • [5] Design Methodology and Jitter Analysis of a Delay Line for High-Accuracy On-Chip Jitter Measurements
    Niitsu, Kiichi
    Sakuma, Kazunori
    Harigai, Naohiro
    Hirabayashi, Daiki
    Takai, Nobukazu
    Yamaguchi, Takahiro J.
    Kobayashi, Haruo
    ADVANCED MICRO-DEVICE ENGINEERING IV, 2014, 596 : 176 - +
  • [6] A scalable on-chip jitter extraction technique
    Ong, CK
    Hong, DW
    Cheng, KT
    Wang, LC
    22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2004, : 267 - 272
  • [7] An on-chip jitter measurement circuit for the PLL
    Tsai, CC
    Lee, CL
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 332 - 335
  • [8] Temperature Calibration Technique Based on On-Chip Resistor
    Narczyk, Pawel
    Siwiec, Krzysztof
    Pleskacz, Witold A.
    PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017, 2017, : 328 - 332
  • [9] On-chip jitter BIST with sub-picosecond resolution at GHz frequencies
    Madhvaraj, Manasa
    Mir, Salvador
    Barragan, Manuel J.
    2023 IEEE 24TH LATIN AMERICAN TEST SYMPOSIUM, LATS, 2023,
  • [10] On-chip jitter tolerance measurement technique with independent jitter frequency modulation from VCO in CDR
    Son, Kyung-Sub
    Kang, Jin-Ku
    IEICE ELECTRONICS EXPRESS, 2015, 12 (15):