An Integrator-Based Pipelined ADC With Digital Calibration

被引:4
|
作者
Wang, Dong [1 ]
Keane, John P. [1 ]
Hurst, Paul J. [1 ]
Lewis, Stephen H. [1 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
基金
美国国家科学基金会;
关键词
Adaptive calibration; complementary metal-oxide-semiconductor (CMOS) analog integrated circuits; data conversion; CONVERTER; MS/S; 16-BIT; 10-B;
D O I
10.1109/TCSII.2015.2435514
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 12-bit pipelined analog-to-digital converter (ADC) uses a first-stage integrator-based open-loop residue amplifier and integrator nonlinearities are foreground calibrated. In the remaining traditional closed-loop stages, gain errors and memory errors are background calibrated. Separate reference voltages are used in the first three ADC stages to reduce interstage coupling. A 0.25-mu m CMOS prototype dissipates 140 mW and occupies an active area of 5 mm(2). At 40 megasamples/s (40MS/s), the calibration improves the spurious-free dynamic range from 51.2 to 95.1 dB and the signal-to-noise-plus-distortion ratio from 43.7 to 69.0 dB.
引用
收藏
页码:831 / 835
页数:5
相关论文
共 50 条
  • [1] Digital background calibration of charge pump based pipelined ADC
    Singh, Anil
    Agarwal, Alpana
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (11) : 1941 - 1953
  • [2] Pipelined ADC Digital Calibration Techniques and Tradeoffs
    Ahmed, Imran
    ANALOG CIRCUIT DESIGN: SMART DATA CONVERTERS, FILTERS ON CHIP, MULTIMODE TRANSMITTERS, 2010, : 23 - 42
  • [3] Digital Background Calibration Techniques for Pipelined ADC Based on Comparator Dithering
    Shi, Longxing
    Zhao, Wei
    Wu, Jianhui
    Chen, Chao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (04) : 239 - 243
  • [4] Digital Background Calibration For Pipelined SAR ADC Based On LMS algorithm
    Lei, Qing
    Wu, ZhaoHui
    Li, Bin
    Wu, HaiJun
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [5] A blind identification algorithm for digital calibration of pipelined ADC
    Le, J
    Parthasarathy, KL
    Kuyel, T
    Chen, DG
    Geiger, R
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 278 - 281
  • [6] A FAST FOREGROUND DIGITAL CALIBRATION TECHNIQUE FOR PIPELINED ADC
    Wang Yu
    Yang Haigang
    Cheng Xin
    Liu Fei
    Yin Tao
    Journal of Electronics(China), 2012, 29 (05) : 445 - 450
  • [7] A new digital background calibration technique for pipelined ADC
    El-Sankary, K
    Sawan, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 5 - 8
  • [8] A Novel Digital Calibration with Low Complexity for Pipelined ADC
    Lin, Kaihui
    Cheng, Long
    Luo, Lei
    Ye, Fan
    Ren, Junyan
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 222 - +
  • [9] Background digital calibration techniques for pipelined ADC's
    Moon, UK
    Song, BS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (02): : 102 - 109
  • [10] A Digital Blind Background Calibration Algorithm for Pipelined ADC
    Li, Shengjing
    Li, Weitao
    Li, Fule
    Wang, Zhihua
    Zhang, Chun
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,