Memristor FPGA IP Core Implementation for Analog and Digital Applications

被引:29
|
作者
Tolba, Mohammed F. [1 ]
Fouda, Mohammed E. [2 ]
Hezayyin, Haneen G. [1 ]
Madian, Ahmed H. [1 ,3 ]
Radwan, Ahmed G. [1 ,2 ]
机构
[1] Nile Univ, Nanoelect Integrated Syst Ctr, Cairo 11451, Egypt
[2] Cairo Univ, Fac Engn, Engn Math Dept, Giza 12613, Egypt
[3] NCRRT, Egyptian Atom Energy Author, Radiat Engn Dept, Cairo 11672, Egypt
关键词
Memristor; IP core; FPGA; chaotic generator;
D O I
10.1109/TCSII.2018.2882496
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Exploring the nonlinear dynamics of the memristors is essential to be adequately used in the applications. Realizing memristor on FPGAs as an intellectual property (IP) core offers a flexible platform to realize different models. In the literature, few implementations have been proposed for simple and limited memristor model. In this brief, two discrete and continuous versatile memristor models alongside their FPGA realizations are proposed. These models can generate different pinched hysteric behaviors, such as symmetric, asymmetric pinched hysteresis, and multi-state switching behavior. In addition, the closed form expression for the enclosed area is derived to prove the memristive behavior. The proposed implementations have been successfully synthesized and verified on a Xilinx Nexys4 FPGA with less than 1% utilization and running up to 231 MHz. In order to test the functionality of the proposed cores, a digital implementation for the memrisitive-Chua chaotic circuit is implemented and verified experimentally. The experimental results show a good performance compared with MATLAB simulations and previous works.
引用
收藏
页码:1381 / 1385
页数:5
相关论文
共 50 条
  • [41] FPGA implementation of digital PID
    Rezaee, A
    Proceedings of the 7th WSEAS International Conference on Automatic Control, Modeling and Simulation, 2005, : 348 - 352
  • [42] FPGA Implementation of Digital Filter
    Liu, Fan
    DCABES 2008 PROCEEDINGS, VOLS I AND II, 2008, : 1338 - 1341
  • [43] 基于FPGA的IP Core设计
    张海燕
    李见为
    重庆电子工程职业学院学报, 2011, 20(Z1) (Z1) : 151 - 152
  • [44] Hardware Implementation of IP Packet Filtering in FPGA
    Cholakoska, Ana
    Efnusheva, Danijela
    Kalendar, Marija
    PROCEEDINGS OF THE 7TH INTERNATIONAL CONFERENCE ON APPLIED INNOVATIONS IN IT, VOL 7, ISSUE 1, 2019, 7 (01): : 23 - 29
  • [45] Analysis and FPGA implementation of memristor chaotic system with extreme multistability*
    Zhang Gui-Zhong
    Quan Xu
    Liu Song
    ACTA PHYSICA SINICA, 2022, 71 (24)
  • [46] FROM ANALOG TO DIGITAL IMPLEMENTATION
    HALL, JC
    JOURNAL OF NAVIGATION, 1975, 28 (04): : 379 - 398
  • [47] Overview of Memristor-Based Design for Analog Applications
    Barraj, Imen
    Mestiri, Hassen
    Masmoudi, Mohamed
    MICROMACHINES, 2024, 15 (04)
  • [48] IMPLEMENTATION OF GAIN CONTROL AS IP CORE
    Karabalkan, Melike Atay
    Ermis, Ercan
    Oner, Mehmet
    2016 24TH SIGNAL PROCESSING AND COMMUNICATION APPLICATION CONFERENCE (SIU), 2016, : 321 - 324
  • [49] FPGA-based matrix keyboard common IP core design and the Implementation using Verilog HDL
    Huang, Weihua
    Jia, Licheng
    2017 SECOND INTERNATIONAL CONFERENCE ON MECHANICAL, CONTROL AND COMPUTER ENGINEERING (ICMCCE), 2017, : 161 - 164
  • [50] An Implementation of Configurable SIMD Core on FPGA
    Wang, Guang
    Gao, Yinsheng
    INDUSTRIAL INSTRUMENTATION AND CONTROL SYSTEMS II, PTS 1-3, 2013, 336-338 : 1925 - 1929