Memristor FPGA IP Core Implementation for Analog and Digital Applications

被引:29
|
作者
Tolba, Mohammed F. [1 ]
Fouda, Mohammed E. [2 ]
Hezayyin, Haneen G. [1 ]
Madian, Ahmed H. [1 ,3 ]
Radwan, Ahmed G. [1 ,2 ]
机构
[1] Nile Univ, Nanoelect Integrated Syst Ctr, Cairo 11451, Egypt
[2] Cairo Univ, Fac Engn, Engn Math Dept, Giza 12613, Egypt
[3] NCRRT, Egyptian Atom Energy Author, Radiat Engn Dept, Cairo 11672, Egypt
关键词
Memristor; IP core; FPGA; chaotic generator;
D O I
10.1109/TCSII.2018.2882496
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Exploring the nonlinear dynamics of the memristors is essential to be adequately used in the applications. Realizing memristor on FPGAs as an intellectual property (IP) core offers a flexible platform to realize different models. In the literature, few implementations have been proposed for simple and limited memristor model. In this brief, two discrete and continuous versatile memristor models alongside their FPGA realizations are proposed. These models can generate different pinched hysteric behaviors, such as symmetric, asymmetric pinched hysteresis, and multi-state switching behavior. In addition, the closed form expression for the enclosed area is derived to prove the memristive behavior. The proposed implementations have been successfully synthesized and verified on a Xilinx Nexys4 FPGA with less than 1% utilization and running up to 231 MHz. In order to test the functionality of the proposed cores, a digital implementation for the memrisitive-Chua chaotic circuit is implemented and verified experimentally. The experimental results show a good performance compared with MATLAB simulations and previous works.
引用
收藏
页码:1381 / 1385
页数:5
相关论文
共 50 条
  • [31] Digital Post-correction of Analog-to-Digital Converters with Real-time FPGA Implementation
    Cao, Wenhui
    Yu, Chao
    Zhu, Anding
    2015 26TH IRISH SIGNALS AND SYSTEMS CONFERENCE (ISSC), 2015,
  • [32] Reconfigurable multivalued memristor FPGA model for digital recognition
    Zhang, Zhang
    Xu, Ao
    Ren, Hong Tao
    Liu, Gang
    Cheng, Xin
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (11) : 3846 - 3860
  • [33] Implementation and Cryogenic Operation of FPGA Based n-bit Analog to Digital Converter
    Turqueti, Marcos
    Taylor, Jordan
    2018 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE PROCEEDINGS (NSS/MIC), 2018,
  • [34] An FPGA Implementation of an All Digital Phase Locked Loop for Control Applications
    Alecsa, Bogdan
    Onea, Alexandru
    2009 IEEE 5TH INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTER COMMUNICATION AND PROCESSING, PROCEEDINGS, 2009, : 365 - 368
  • [35] Design and FPGA Implementation of a Reconfigurable Digital Down Converter for Wideband Applications
    Liu, Xue
    Yan, Xin-Xin
    Wang, Ze-Ke
    Deng, Qing-Xu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3548 - 3552
  • [36] Design and Implementation of an IP-core Based Safety-related Communication Architecture on FPGA
    Boercsoek, Josef
    Hayek, Ali
    Machmur, Bashier
    Umar, Muhammad
    2009 XXII INTERNATIONAL SYMPOSIUM ON INFORMATION, COMMUNICATION AND AUTOMATION TECHNOLOGIES, 2009, : 63 - 68
  • [37] A TDMA/TDD processing unit IP core for WLL cell station targeting FPGA implementation
    Israsena, P
    Wattanawong, M
    Meenakarn, C
    Chupayak, C
    Jewajinda, Y
    Duangtanoo, P
    Juakvont, J
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 808 - 811
  • [38] FPGA Implementation of Digital Channelizer
    Ayhan, Kadir
    Pamuk, Alptekin
    Dogrusoz, Bekir Ahmet
    2022 30TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE, SIU, 2022,
  • [39] A Digital Regulator for FPGA Implementation
    Qian, Xiang-ping
    Qiao, Wei-ming
    Zhou, Zhong-zu
    Chen, Xi-meng
    Jing, Lan
    MATERIALS SCIENCE AND INFORMATION TECHNOLOGY, PTS 1-8, 2012, 433-440 : 4547 - +
  • [40] The Design of SVPWM IP Core Based on FPGA
    Yang, Guijie
    Zhao, Pinzhi
    Zhou, Zhaoyong
    2008 INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS SYMPOSIA, PROCEEDINGS, 2008, : 191 - 196