Digital Post-correction of Analog-to-Digital Converters with Real-time FPGA Implementation

被引:0
|
作者
Cao, Wenhui [1 ]
Yu, Chao [1 ]
Zhu, Anding [1 ]
机构
[1] Univ Coll Dublin, Dublin, Ireland
关键词
ADC; FPGA; implementation; post-correction; real-time; RLS; Volterra series;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, a novel digital post-correction method with real-time FPGA implementation is proposed to correct the distortion generated by high-speed analog-to-digital converters (ADCs). It is achieved by simplifying the dynamic deviation reduction-based Volterra series to form an accurate model to effectively compensate both static nonlinearities and memory effects. Both post-correction model generation and model extraction modules can be readily implemented in FPGA, which provides great flexibilities in realizing real-time calibration. Experimental results demonstrated that excellent calibration performance can be achieved with very low implementation complexity by employing the proposed method.
引用
收藏
页数:4
相关论文
共 50 条