Hardware Implementation of IP Packet Filtering in FPGA

被引:0
|
作者
Cholakoska, Ana [1 ]
Efnusheva, Danijela [1 ]
Kalendar, Marija [1 ]
机构
[1] Ss Cyril & Methodius Univ, Fac Elect Engn & Informat Technol, Comp Sci & Engn Dept, Karpos 2 Bb,POB 574, Skopje 1000, Macedonia
关键词
FPGA; IP Header Fields Extracting; IP Packet Filtering; Network IDS Systems; DESIGN;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
In the present rapid expansion of the number of computers and devices connected to the Internet, one of the top three issues that need to be addressed is the network security. The greater the number of connected users and devices, the attempts to invade privacy and data of connected users becomes more and more tempting to hostile users. Thus, network intrusion detection systems become more and more necessary and present in any network enabling Internet connections. This paper addresses the network security issues by implementing NIDS style hardware implementation for filtering network packets intended for faster packet processing and filtering. The hardware is based on several NIDS rules that can be programmed in the system's memory, thus enabling modularity and flexibility. The designed hardware modules are described in VHDL and implemented in a Virtex7 VC709 FPGA board. The results are discussed and analyzed in the paper and are presenting good foundation for further improvement.
引用
收藏
页码:23 / 29
页数:7
相关论文
共 50 条
  • [1] FPGA Implementation of IP Packet Header Parsing Hardware
    Efnusheva, Danijela
    Tentov, Aristotel
    Cholakoska, Ana
    Kalendar, Marija
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON APPLIED INNOVATIONS IN IT, 2017, 5 : 33 - 41
  • [2] Intelligent IP packet filtering
    Hashem, M
    Mohamed, A
    Wahib, A
    SECURITY IN THE INFORMATION SOCIETY: VISIONS AND PERSPECTIVES, 2002, 86 : 521 - 533
  • [3] Design and FPGA Implementation of Ternary Hardware IP Core for Square Root Function
    Hassine, Siwar Ben Haj
    Jemai, Mehdi
    Ouni, Bouraoui
    2017 INTERNATIONAL CONFERENCE ON ENGINEERING & MIS (ICEMIS), 2017,
  • [4] FPGA implementation of hardware voter
    Krstic, MD
    Stojcev, MK
    TELSIKS 2001, VOL 1 & 2, PROCEEDINGS, 2001, : 401 - 404
  • [5] Specialized hardware for deep network packet filtering
    Cho, YH
    Navab, S
    Mangione-Smith, WH
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 452 - 461
  • [6] Implementation of Color Filtering on FPGA
    Shukor, Mohamed Nasir Bin Mohamed
    Hiung, Lo Hai
    Sebastian, Patrick
    ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 803 - 805
  • [7] Fast Lookup for Dynamic Packet Filtering in FPGA
    Kekely, Lukas
    Zadnik, Martin
    Matousek, Jiri
    Korenek, Jan
    PROCEEDINGS OF THE 2014 IEEE 17TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2014, : 219 - 222
  • [8] Reconfigurable Hardware Implementation of Gigabit UDP/IP Stack Based on Spartan-6 FPGA
    Mahmoodi, Mohammad Reza
    Sayedi, Sayed Masoud
    Mahmoodi, Batul
    2014 6TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY AND ELECTRICAL ENGINEERING (ICITEE), 2014, : 370 - 375
  • [9] A Hardware Accelerator for Anisotropic Diffusion Filtering in FPGA
    Weidle, Guilherme F., Jr.
    Viel, Felipe
    de Melo, Douglas R.
    Zeferino, Cesar A.
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [10] Hardware implementation of Moore test on FPGA
    Hisakado, T
    Nishimura, T
    Okumura, K
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 653 - 656