Design & Analysis of Asynchronous (Clockless) Circuits and Implementation using Mentor Graphics ASIC Design Tools

被引:0
|
作者
Bhatti, Muhammad Kamran [1 ]
Nawaz, Behlol [1 ]
Soomro, Abdul Majeed [1 ]
机构
[1] Minist Sci & Technol, Natl Inst Elect, Islamabad, Pakistan
关键词
Asynchronous; ASIC; Circuit design;
D O I
10.1109/c-code.2019.8680988
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Low power consumption is always a goal in the design and manufacture of digital circuits. It allows increases in performance, stability, better operational costs and overall battery time among other benefits. Many low power design techniques have been proposed in the past for clocked designs. However, the clock itself is a major element which consumes power and produces heat. The latest trend in low power design approach is to eliminate the clock source from the architecture as it consumes most of the power. This is known as asynchronous design. The prime focus of this study was to utilize existing ASIC design tools for design and analysis of asynchronous circuits. The circuits are implemented with the help of a hardware description language (HDL) using Delay Insensitive Minterm Synthesis (DIMS) technique and simulated using Mentor Graphics ModelSim. Four phase, dual-rail asynchronous design protocol is used. The results showed that four phase, dual-rail clockless circuits using Muller-C element are easy to implement through HDL language using DIMS technique, because it is simple for synthesis of dual rail functional blocks and the advantage is that the designs are strong condition Quasi Delay Insensitive (QDI). Furthermore it has been established that an existing ASIC design tool flow can be used to design clockless circuits on a larger scale.
引用
收藏
页码:243 / 246
页数:4
相关论文
共 50 条
  • [1] Design of asynchronous circuits using synchronous CAD tools
    Kondratyev, A
    Lwin, K
    IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (04): : 107 - 117
  • [2] GRAPHICS ASIC DESIGN USING VHDL
    WHITE, M
    WALLER, MD
    DUNNETT, GJ
    LISTER, PF
    GRIMSDALE, RL
    COMPUTERS & GRAPHICS, 1995, 19 (02) : 301 - 308
  • [3] Graphics ASIC design using VHDL
    White, Martin
    Waller, Marcus D.
    Dunnett, Graham J.
    Lister, Paul F.
    Grimsdale, Richard L.
    Computers & Graphics (Pergamon), 1995, 19 (02):
  • [4] Design of asynchronous circuits by synchronous CAD tools
    Kondratyev, A
    Lwin, K
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 411 - 414
  • [5] Design and Simulate the Modified Circuits of Switched Capacitor Filter using mentor graphics tool
    Gupta, Meenakshi
    Sharma, V. K.
    2019 3RD INTERNATIONAL CONFERENCE ON RECENT DEVELOPMENTS IN CONTROL, AUTOMATION & POWER ENGINEERING (RDCAPE), 2019, : 431 - 436
  • [6] Asynchronous IC interconnect network design and implementation using a standard ASIC flow
    Quinton, BR
    Greenstreet, MR
    Wilton, SJE
    2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 267 - 274
  • [7] Design of a clockless MSP430 core using mixed asynchronous design flow
    Shin, Ziho
    Oh, Myeong-Hoon
    Lee, Jeong-Gun
    Kim, Hag Young
    Kim, Young Woo
    IEICE ELECTRONICS EXPRESS, 2017, 14 (08):
  • [8] An ASIC Design Support Tool Set for Non-pipelined Asynchronous Circuits with Bundled-Data Implementation
    Iizuka, Minoru
    Hamada, Naohiro
    Saito, Hiroshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (04) : 482 - 491
  • [9] Mentor Graphics, HP EEsof team up to upgrade RF design tools
    Small, CH
    COMPUTER DESIGN, 1998, 37 (04): : 20 - 21
  • [10] A Design Flow for Click-Based Asynchronous Circuits Design With Conventional EDA Tools
    Wu, Hui
    Su, Zhe
    Zhang, Jilin
    Wei, Shaojun
    Wang, Zhihua
    Chen, Hong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (11) : 2421 - 2425