Nanoelectronic SET-based core for network-on-chip architectures

被引:4
|
作者
Pes, B. S. [1 ]
Guimaraes, J. G. [1 ]
da Costa, J. C. [1 ]
机构
[1] Univ Brasilia, Dept Elect Engn, POB 4386, BR-70904970 Brasilia, DF, Brazil
关键词
Nanoelectronic; Single-electron transistor; Network-on-chip; Performance;
D O I
10.1016/j.mejo.2013.12.008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nanoelectronics is a very promising step the world of electronics is taking. It is proved to be more efficient than the microelectronic approaches currently in use, mainly in terms of area and energy management. A Single-Electron Transistor (SET) is capable of confining electrons to sufficiently small dimensions, so that the quantization of both their charge and their energy is easily observable, making the SET's quantum mechanical devices. These features should allow building chips with a number of devices orders of magnitude greater than indicated by the roadmap still respecting area and power consumption restrictions. In this sense, Tera Scale Integrated (TSI) systems can be feasible in the future. A digital module, such as an arithmetic logic unit, completely implemented with SETs has already been proposed and validated by simulation. In this work a completely SET based network-on-chip (NoC) nanoelectronic core is proposed. Furthermore, a simple NoC architecture based on that nanoelectronic core is also evaluated. It is shown that the SET-based NoC has a promising performance considering parameters such as power consumption, area and clock frequency. A simple comparison of mesh NoC chip prototypes is shown. (C) 2013 Elsevier Ltd. All rights reserved.
引用
收藏
页码:972 / 975
页数:4
相关论文
共 50 条
  • [21] Design of Network-on-Chip Architectures With a Genetic Algorithm-Based Technique
    Leary, Glenn
    Srinivasan, Krishnan
    Mehta, Krishna
    Chatha, Karam S.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (05) : 674 - 687
  • [22] Mapping of IP cores to network-on-chip architectures based on traffic loads
    Wu, CM
    Chi, HC
    Lee, MC
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 874 - 877
  • [23] Application mapping algorithms for mesh-based network-on-chip architectures
    Tosun, Suleyman
    Ozturk, Ozcan
    Ozkan, Erencan
    Ozen, Meltem
    JOURNAL OF SUPERCOMPUTING, 2015, 71 (03): : 995 - 1017
  • [24] Linear-programming-based techniques for synthesis of network-on-chip architectures
    Srinivasan, Krishnan
    Chatha, Karam S.
    Konjevod, Goran
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (04) : 407 - 420
  • [25] Application mapping algorithms for mesh-based network-on-chip architectures
    Suleyman Tosun
    Ozcan Ozturk
    Erencan Ozkan
    Meltem Ozen
    The Journal of Supercomputing, 2015, 71 : 995 - 1017
  • [26] Multi Network Interface Architectures for Fault Tolerant Network-on-Chip
    Rantala, Ville
    Lehtonen, Teijo
    Liljeberg, Pasi
    Plosila, Juha
    ISSCS 2009: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS,, 2009, : 145 - +
  • [27] An extended diagonal mesh topology for network-on-chip architectures
    Furhad, Md. Hasan
    Kim, Jong-Myon
    International Journal of Multimedia and Ubiquitous Engineering, 2015, 10 (10): : 197 - 210
  • [28] Improving Energy Efficiency in Wireless Network-on-Chip Architectures
    Catania, Vincenzo
    Mineo, Andrea
    Monteleone, Salvatore
    Palesi, Maurizio
    Patti, Davide
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2018, 14 (01)
  • [29] Exploring fault-tolerant Network-on-Chip architectures
    Park, Dongkook
    Nicopoulos, Chrysostomos
    Kim, Jongman
    Vijaykrishnan, N.
    Das, Chita R.
    DSN 2006 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2006, : 93 - 102
  • [30] Secure Network-on-Chip Architectures for MPSoC: Overview and Challenges
    Daoud, Luka
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 542 - 543