Nanoelectronic SET-based core for network-on-chip architectures

被引:4
|
作者
Pes, B. S. [1 ]
Guimaraes, J. G. [1 ]
da Costa, J. C. [1 ]
机构
[1] Univ Brasilia, Dept Elect Engn, POB 4386, BR-70904970 Brasilia, DF, Brazil
关键词
Nanoelectronic; Single-electron transistor; Network-on-chip; Performance;
D O I
10.1016/j.mejo.2013.12.008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nanoelectronics is a very promising step the world of electronics is taking. It is proved to be more efficient than the microelectronic approaches currently in use, mainly in terms of area and energy management. A Single-Electron Transistor (SET) is capable of confining electrons to sufficiently small dimensions, so that the quantization of both their charge and their energy is easily observable, making the SET's quantum mechanical devices. These features should allow building chips with a number of devices orders of magnitude greater than indicated by the roadmap still respecting area and power consumption restrictions. In this sense, Tera Scale Integrated (TSI) systems can be feasible in the future. A digital module, such as an arithmetic logic unit, completely implemented with SETs has already been proposed and validated by simulation. In this work a completely SET based network-on-chip (NoC) nanoelectronic core is proposed. Furthermore, a simple NoC architecture based on that nanoelectronic core is also evaluated. It is shown that the SET-based NoC has a promising performance considering parameters such as power consumption, area and clock frequency. A simple comparison of mesh NoC chip prototypes is shown. (C) 2013 Elsevier Ltd. All rights reserved.
引用
收藏
页码:972 / 975
页数:4
相关论文
共 50 条
  • [41] Complex Network-Enabled Robust Wireless Network-on-Chip Architectures
    Wettin, Paul
    Vidapalapati, Anuroop
    Ganguly, Amlan
    Pande, Partha Pratim
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2013, 9 (03)
  • [42] The use of MOS interfaces for GSI and TSI SET-based nanoelectronic processors
    Camargo da Costa, Jose
    2006 INTERNATIONAL WORKSHOP ON NANO CMOS, PROCEEDINGS, 2006, : 279 - 279
  • [43] Latency Analysis of Network-On-Chip based Many-Core Processors
    Kumar, Sunil
    Lipari, Giuseppe
    2014 22ND EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING (PDP 2014), 2014, : 432 - 439
  • [44] A technique for low energy mapping and routing in network-on-chip architectures
    Srinivasan, K
    Chatha, KS
    ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 387 - 392
  • [45] Adaptive Virtual Channel Partitioning for Network-on-Chip in Heterogeneous Architectures
    Lee, Jaekyu
    Li, Si
    Kim, Hyesoon
    Yalamanchili, Sudhakar
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (04)
  • [46] A High-performance Network-on-Chip Topology for Neuromorphic Architectures
    Akbari, Nasrin
    Modarressi, Mehdi
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING (CSE) AND IEEE/IFIP INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (EUC), VOL 2, 2017, : 9 - 16
  • [47] A survey on energy-efficient methodologies and architectures of network-on-chip
    Abbas, Assad
    Ali, Mazhar
    Fayyaz, Ahmad
    Ghosh, Ankan
    Lra, Anshul Ka
    Khan, Samee U.
    Khan, Muhammad Usman Shahid
    De Menezes, Thiago
    Pattanayak, Sayantica
    Sanyal, Alarka
    Usman, Saeeda
    COMPUTERS & ELECTRICAL ENGINEERING, 2014, 40 (08) : 333 - 347
  • [48] Scalable Hybrid Wireless Network-on-Chip Architectures for Multicore Systems
    Ganguly, Amlan
    Chang, Kevin
    Deb, Sujay
    Pande, Partha Pratim
    Belzer, Benjamin
    Teuscher, Christof
    IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (10) : 1485 - 1502
  • [49] DESIGN OF A MULTICAST ROUTER FOR NETWORK-ON-CHIP ARCHITECTURES WITH IRREGULAR TOPOLOGIES
    Tseng, Hsi-Che
    Ye, Zhi-Hong
    Chi, Hsin-Chou
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON COMPUTING & INFORMATICS, 2015, : 570 - 575
  • [50] An efficient scheduler for circuit-switched network-on-chip architectures
    Chi, Hsin-Chou
    Wu, Chia-Ming
    IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 68 - +