Effects of two-step annealing on the characteristics of the low temperature polycrystalline silicon thin film transistors

被引:0
|
作者
Choi, KY [1 ]
Lee, JW [1 ]
Choi, HS [1 ]
Yu, JS [1 ]
Han, MK [1 ]
Kim, YS [1 ]
机构
[1] MYONGJI UNIV,DEPT ELECT ENGN,KYONGGI DO 449728,SOUTH KOREA
来源
PHYSICA SCRIPTA | 1997年 / T69卷
关键词
D O I
10.1088/0031-8949/1997/T69/022
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
The effects of two-step annealing on the device characteristics of polysilicon thin film transistors are investigated. The device characteristics such as drain current, mobility and threshold voltage of the low temperature furnace annealed polysilicon thin film transistors is improved considerably due to the reduction of in-grain defects by post-laser annealing. The post-high temperature furnace annealing (900 degrees C) on the low temperature furnace annealed devices does not improve the device performance of polysilicon thin film transistors, due to the facts the annealing temperature of 900 degrees C is much lower than the melting temperature (greater than or equal to 1300 degrees C) of polysilicon. We have also found that the activation energy and hydrogen passivation rate in two-step annealed polysilicon thin film transistors is also improved significantly by the reduction of tail states due to the elimination of in-grain defects.
引用
收藏
页码:131 / 133
页数:3
相关论文
共 50 条
  • [1] Two-step annealed polycrystalline silicon thin-film transistors
    Choi, KY
    Han, MK
    JOURNAL OF APPLIED PHYSICS, 1996, 80 (03) : 1883 - 1890
  • [2] Thin-film transistors with polycrystalline silicon films prepared by two-step rapid thermal annealing
    Cheng, HC
    Huang, CY
    Wang, FS
    Lin, KH
    Tarntair, FG
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 2000, 39 (1AB): : L19 - L21
  • [3] Thin-film transistors with polycrystalline silicon films prepared by two-step rapid thermal annealing
    Cheng, Huang-Chung
    Huang, Chun-Yao
    Wang, Fang-Shing
    Lin, Kuen-Hsien
    Tarntair, Fu-Gow
    2000, JJAP, Tokyo (39):
  • [5] Low-temperature-processed polycrystalline silicon thin-film transistors using a new two-step crystallization technique
    Fan, CL
    Chen, MC
    Chang, Y
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2003, 42 (10): : 6335 - 6338
  • [6] Low temperature polycrystalline silicon thin film transistors
    Jang, J
    Ryu, JI
    Yoon, SY
    Lee, KH
    VACUUM, 1998, 51 (04) : 769 - 775
  • [7] Hysteresis suppression improvement of polycrystalline silicon thin-film transistors by two-step hydrogenation
    Kang, Il-Suk
    Kim, Young-Su
    Seo, Hyun-Sang
    Ahn, Chi Won
    Yang, Jun-Mo
    Hwang, Wook-Jung
    CURRENT APPLIED PHYSICS, 2011, 11 (06) : 1319 - 1321
  • [8] The effects of substrates on the characteristics of polycrystalline silicon thin film transistors
    Wang, YZ
    Awadelkarim, OO
    Couillard, JG
    Ast, DG
    SOLID-STATE ELECTRONICS, 1998, 42 (09) : 1689 - 1696
  • [9] Effects of substrates on the characteristics of polycrystalline silicon thin film transistors
    Pennsylvania State Univ, University Park, United States
    Solid State Electron, 9 (1689-1696):
  • [10] POLYCRYSTALLINE SILICON THIN-FILM TRANSISTORS WITH 2-STEP ANNEALING PROCESS
    BONNEL, M
    DUHAMEL, N
    HAJI, L
    LOISEL, B
    STOEMENOS, J
    IEEE ELECTRON DEVICE LETTERS, 1993, 14 (12) : 551 - 553