Layout-aware synthesis of arithmetic circuits

被引:7
|
作者
Um, J [1 ]
Kim, T [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Seoul 131, South Korea
关键词
algorithms; design and performance; carry-save-adder; layout; high performance;
D O I
10.1109/DAC.2002.1012621
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In deep sub-micron (DSM) technology, wires are equally or more important than logic components since wire-related problems such as crosstalk, noise are much critical in system-on-chip (SoC) design. Recently, a method [12] for generating a partial product reduction tree (PPRT) with optimal-timing using bit-level adders to implement arithmetic circuits, which outperforms the current best designs, is proposed. However, in the conventional approaches including [121, interconnects are not primary components to be optimized in the synthesis of arithmetic circuits, mainly due to its high integration complexity or unpredictable wire effects, thereby resulting in unsatisfactory layout results with long and messed wire connections. To overcome the limitation, we propose a new module generation/synthesis algorithm for arithmetic circuits utilizing carry-save-adder (CSA) modules, which not only optimizes the circuit timing but also generates a much regular interconnect topology of the final circuits. Specifically, we propose a two-step algorithm: (Phase 1: CSA module generation) we propose an optimal-timing CSA module generation algorithm for an arithmetic expression under a general CSA timing model; (Phase 2: Bit-level interconnect refinements) we optimally refine the interconnects between the CSA modules while retaining the global CSA-tree structure produced by Phase 1. It is shown that the timing of the circuits produced by our approach is equal or almost close to that by [12] in most testcases (even without including the interconnect delay), and at the same time, the interconnects in layout are significantly short and regular.
引用
收藏
页码:207 / 212
页数:4
相关论文
共 50 条
  • [41] Layout-Aware and Programmable Memory BIST Synthesis for Nanoscale System-on-Chip Designs
    Kokrady, Aman
    Ravikumar, C. P.
    Chandrachoodan, Nitin
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 351 - 356
  • [42] Layout-aware Soft Error Rate Estimation Technique for Integrated Circuits under the Environment with Energetic Charged Particles
    Balbekov, A. O.
    Gorbunov, M. S.
    Bobkov, S. G.
    INTERNATIONAL CONFERENCE ON PARTICLE PHYSICS AND ASTROPHYSICS, 2017, 798
  • [43] Layout-Aware Illinois Scan Design for High Fault Coverage
    Banerjee, S.
    Mathew, J.
    Pradhan, D. K.
    Mohanty, S. P.
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 683 - 688
  • [44] LAYOUT-AWARE SUBFIGURE DECOMPOSITION FOR COMPLEX FIGURES IN THE BIOMEDICAL LITERATURE
    Shi, Xiangyang
    Wu, Yue
    Cao, Huaigu
    Burns, Gully
    Natarajan, Prem
    2019 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2019, : 1343 - 1347
  • [45] Dually Noted: Layout-Aware Annotations with Smartphone Augmented Reality
    Qian, Jing
    Sun, Qi
    Wigington, Curtis
    Han, Han L.
    Sun, Tong
    Healey, Jennifer
    Tompkin, James
    Huang, Jeff
    PROCEEDINGS OF THE 2022 CHI CONFERENCE ON HUMAN FACTORS IN COMPUTING SYSTEMS (CHI' 22), 2022,
  • [46] LaTr: Layout-Aware Transformer for Scene-Text VQA
    Biten, Ali Furkan
    Litman, Ron
    Xie, Yusheng
    Appalaraju, Srikar
    Manmatha, R.
    2022 IEEE/CVF CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION (CVPR 2022), 2022, : 16527 - 16537
  • [47] Layout-Aware Limiarization for Readability Enhancement of Degraded Historical Documents
    Bertholdo, Flavio
    Valle, Eduardo
    Araujo, Arnaldo de A.
    DOCENG'09: PROCEEDINGS OF THE 2009 ACM SYMPOSIUM ON DOCUMENT ENGINEERING, 2009, : 131 - 134
  • [48] Layout-Aware I/O Scheduling for Terabits Data Movement
    Kim, Youngjae
    Atchley, Scott
    Vallee, Geoffroy R.
    Shipman, Galen M.
    2013 IEEE INTERNATIONAL CONFERENCE ON BIG DATA, 2013,
  • [49] LAME: Layout-Aware Metadata Extraction Approach for Research Articles
    Choi, Jongyun
    Kong, Hyesoo
    Yoon, Hwamook
    Oh, Heungseon
    Jung, Yuchul
    CMC-COMPUTERS MATERIALS & CONTINUA, 2022, 72 (02): : 4019 - 4037
  • [50] Detour: Layout-aware Reroute Attack Vulnerability Assessment and Analysis
    Gao, Minyan
    Forte, Domenic
    2023 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST, HOST, 2023, : 122 - 132