Layout-aware synthesis of arithmetic circuits

被引:7
|
作者
Um, J [1 ]
Kim, T [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Seoul 131, South Korea
关键词
algorithms; design and performance; carry-save-adder; layout; high performance;
D O I
10.1109/DAC.2002.1012621
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In deep sub-micron (DSM) technology, wires are equally or more important than logic components since wire-related problems such as crosstalk, noise are much critical in system-on-chip (SoC) design. Recently, a method [12] for generating a partial product reduction tree (PPRT) with optimal-timing using bit-level adders to implement arithmetic circuits, which outperforms the current best designs, is proposed. However, in the conventional approaches including [121, interconnects are not primary components to be optimized in the synthesis of arithmetic circuits, mainly due to its high integration complexity or unpredictable wire effects, thereby resulting in unsatisfactory layout results with long and messed wire connections. To overcome the limitation, we propose a new module generation/synthesis algorithm for arithmetic circuits utilizing carry-save-adder (CSA) modules, which not only optimizes the circuit timing but also generates a much regular interconnect topology of the final circuits. Specifically, we propose a two-step algorithm: (Phase 1: CSA module generation) we propose an optimal-timing CSA module generation algorithm for an arithmetic expression under a general CSA timing model; (Phase 2: Bit-level interconnect refinements) we optimally refine the interconnects between the CSA modules while retaining the global CSA-tree structure produced by Phase 1. It is shown that the timing of the circuits produced by our approach is equal or almost close to that by [12] in most testcases (even without including the interconnect delay), and at the same time, the interconnects in layout are significantly short and regular.
引用
收藏
页码:207 / 212
页数:4
相关论文
共 50 条
  • [31] Layout-aware Expandable Low-degree Topology
    Truong, Nguyen T.
    Nguyen, Van K.
    Le, Nhat T. X.
    Fujiwara, Ikki
    Chaix, Fabien
    Koibuchi, Michihiro
    2014 20TH IEEE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS (ICPADS), 2014, : 462 - 470
  • [32] Perceptually Inspired Layout-Aware Losses for Image Segmentation
    Osokin, Anton
    Kohli, Pushmeet
    COMPUTER VISION - ECCV 2014, PT II, 2014, 8690 : 663 - 678
  • [33] Rabbet: Using Layout-Aware Backup for RAID Reconstruction
    ZHU Xudong
    XU Wei
    MAO Yuxin
    ZHU Ping
    Chinese Journal of Electronics, 2017, 26 (04) : 710 - 719
  • [34] LAMBERT: Layout-Aware Language Modeling for Information Extraction
    Garncarek, Lukasz
    Powalski, Rafal
    Stanislawek, Tomasz
    Topolski, Bartosz
    Halama, Piotr
    Turski, Michal
    Gralinski, Filip
    DOCUMENT ANALYSIS AND RECOGNITION - ICDAR 2021, PT I, 2021, 12821 : 532 - 547
  • [35] Layout-Aware Dreamer for Embodied Referring Expression Grounding
    Li, Mingxiao
    Wang, Zehao
    Tuytelaars, Tinne
    Moens, Marie-Francine
    THIRTY-SEVENTH AAAI CONFERENCE ON ARTIFICIAL INTELLIGENCE, VOL 37 NO 1, 2023, : 1386 - 1395
  • [36] Stochastic-based placement template generator for analog IC layout-aware synthesis
    Martins, Ricardo
    Lourenco, Nuno
    Canelas, Antonio
    Horta, Nuno
    INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 485 - 495
  • [37] Layout-aware Single-image Document Flattening
    Li, Pu
    Quan, Weize
    Guo, Jianwei
    Yan, Dong-Ming
    ACM TRANSACTIONS ON GRAPHICS, 2024, 43 (01):
  • [38] Rabbet: Using Layout-Aware Backup for RAID Reconstruction
    Zhu Xudong
    Xu Wei
    Mao Yuxin
    Zhu Ping
    CHINESE JOURNAL OF ELECTRONICS, 2017, 26 (04) : 710 - 719
  • [39] Layout-Aware Challenges and a Solution for the Automatic Synthesis of Radio-Frequency IC Blocks
    Martins, R.
    Lourenco, N.
    Povoa, R.
    Canelas, A.
    Horta, N.
    Passos, F.
    Castro-Lopez, R.
    Roca, E.
    Fernandez, F.
    2017 14TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2017,
  • [40] Layout-aware multi-layer multi-level scan tree synthesis
    Wang, Sying-Jyan
    Li, Xin-Lonlg
    Li, Katherine Shu-Min
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 129 - +