Layout-aware synthesis of arithmetic circuits

被引:7
|
作者
Um, J [1 ]
Kim, T [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Seoul 131, South Korea
关键词
algorithms; design and performance; carry-save-adder; layout; high performance;
D O I
10.1109/DAC.2002.1012621
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In deep sub-micron (DSM) technology, wires are equally or more important than logic components since wire-related problems such as crosstalk, noise are much critical in system-on-chip (SoC) design. Recently, a method [12] for generating a partial product reduction tree (PPRT) with optimal-timing using bit-level adders to implement arithmetic circuits, which outperforms the current best designs, is proposed. However, in the conventional approaches including [121, interconnects are not primary components to be optimized in the synthesis of arithmetic circuits, mainly due to its high integration complexity or unpredictable wire effects, thereby resulting in unsatisfactory layout results with long and messed wire connections. To overcome the limitation, we propose a new module generation/synthesis algorithm for arithmetic circuits utilizing carry-save-adder (CSA) modules, which not only optimizes the circuit timing but also generates a much regular interconnect topology of the final circuits. Specifically, we propose a two-step algorithm: (Phase 1: CSA module generation) we propose an optimal-timing CSA module generation algorithm for an arithmetic expression under a general CSA timing model; (Phase 2: Bit-level interconnect refinements) we optimally refine the interconnects between the CSA modules while retaining the global CSA-tree structure produced by Phase 1. It is shown that the timing of the circuits produced by our approach is equal or almost close to that by [12] in most testcases (even without including the interconnect delay), and at the same time, the interconnects in layout are significantly short and regular.
引用
收藏
页码:207 / 212
页数:4
相关论文
共 50 条
  • [21] Incremental Layout-Aware Analog Design Methodology
    Elshawy, Mohannad
    Dessouky, Mohamed
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 486 - 489
  • [22] Experiences with layout-aware diagnosis - A case study
    Chang, Yi-Jung
    Pang, Man-Ting
    Brennan, Mike
    Man, Albert
    Keim, Martin
    Eide, Geir
    Benware, Brady
    Tai, Ting-Pu
    Electronic Device Failure Analysis, 2010, 12 (02): : 12 - 18
  • [23] Layout-aware RF circuit synthesis driven by worst case parasitic corners
    Agarwal, A
    Vemuri, R
    2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 444 - 449
  • [24] Layout-Aware Multiple Scan Tree Synthesis for 3-D SoCs
    Li, Katherine Shu-Min
    Liao, Yi-Yu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (12) : 1930 - 1934
  • [25] Layout-aware scan chain synthesis for improved path delay fault coverage
    Gupta, P
    Kahng, AB
    Mandoiu, II
    Sharma, P
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (07) : 1104 - 1114
  • [26] Layout-aware scan chain synthesis for improved path delay fault coverage
    Gupta, P
    Kahng, AB
    Mandoiu, I
    Sharma, P
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 754 - 759
  • [27] Layout-aware through-process circuit analysis
    Singh, Rama
    Ziegler, Matt
    Ditlow, Gary
    Heng, Fook-Luen
    Lee, Jin-Fuw
    Lavin, Mark
    2007 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, 2007, : 176 - 180
  • [28] Layout-Aware Variability Characterization of CMOS Current Sources
    Liu, Bo
    Yang, Bo
    Nakatake, Shigetoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 696 - 705
  • [29] Yield Learning with Layout-aware Advanced Scan Diagnosis
    Mekkoth, Jayanth
    Krishna, Murali
    Qian, Jun
    Hsu, Will
    Chen, Chien-Hui
    Chen, Yuan-Shih
    Tamarapalli, Nagesh
    Cheng, Wu-Tung
    Tofte, Jan
    Keim, Martin
    ISTFA 2006, 2006, : 412 - +
  • [30] Validation of RF MOSFET transistor layout-aware macromodel
    El-Sabban, AA
    Haddara, H
    Ragai, HF
    ICEEC'04: 2004 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONIC AND COMPUTER ENGINEERING, PROCEEDINGS, 2004, : 524 - 527