Wafer-level package interconnect options

被引:11
|
作者
Balachandran, Jayaprakash [1 ]
Brebels, Steven
Carchon, Geert
Kuijk, Maarten
De Raedt, Walter
Nauwelaers, Bart K. J. C.
Beyne, Eric
机构
[1] IMEC VZW, B-3001 Heverlee, Leuven, Belgium
[2] Free Univ Brussels, Dept Elect & Informat ETRO, B-1050 Brussels, Belgium
[3] Catholic Univ Louvain, B-3001 Heverlee, Leuven, Belgium
关键词
global interconnects; package; performance metrics; transmission lines;
D O I
10.1109/TVLSI.2006.878229
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As integrated circuit technology enters the nanometer era, global interconnects are becoming a bottleneck for overall chip performance. In this paper, we show that wafer-level package interconnects are an effective alternative to conventional on-chip global wires. These interconnects behave as LC transmission lines and can be exploited for their near speed of tight transmission and low attenuation characteristics. We compare performance measures such as bandwidth, bandwidth density, latency, and power consumption of the package-level transmission lines with conventional on-chip global interconnects for different International Technology Roadmap for Semiconductors (ITRS) technology nodes. Based on these results, we show that package-level interconnects are well suited for power demanding low-latency applications. We also analyze different interconnect options such as memory buses, long inter tile interconnects, clock, and power distribution.
引用
收藏
页码:654 / 659
页数:6
相关论文
共 50 条
  • [1] A Flexible Interconnect Technology Demonstrated on a Wafer-Level Chip Scale Package
    Yang, S. C.
    Wu, C. J.
    Hsiao, Y. L.
    Tung, C. H.
    Yu, Doug C. H.
    [J]. 2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 859 - 864
  • [2] Package-and wafer-level electromigration tests on Al−Cu interconnect with Ti and TiN underlayers
    Young Bae Park
    Dok Won Lee
    [J]. Metals and Materials International, 2001, 7 : 493 - 498
  • [3] Planar Microspring-A Novel Compliant Chip-to-Package Interconnect for Wafer-Level Packaging
    Liao, E. B.
    Tay, Andrew A. O.
    Ang, Simon S. T.
    Feng, H. H.
    Nagarajan, R.
    Kripesh, V.
    Kumar, R.
    Lo, G. Q.
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (02): : 379 - 389
  • [4] Fast, wafer-level detection and control of interconnect reliability
    Foley, S
    Molyneaux, J
    Mathewson, A
    [J]. PROCESS CONTROL AND DIAGNOSTICS, 2000, 4182 : 166 - 177
  • [5] Package- and wafer-level electromigration tests on Al-Cu interconnect with Ti and TiN underlayers
    Park, YB
    Lee, DW
    [J]. METALS AND MATERIALS INTERNATIONAL, 2001, 7 (05) : 493 - 498
  • [6] Heat Dissipation Capability of a Package-on-Package Embedded Wafer-Level Package
    Han, Yong
    Lau, Boon Long
    Jung, Boo Yang
    Zhang, Xiaowu
    [J]. IEEE DESIGN & TEST, 2015, 32 (04) : 32 - 39
  • [7] Development of Package-on-Package Using Embedded Wafer-Level Package Approach
    Chong, Ser Choong
    Wee, David Ho Soon
    Rao, Vempati Srinivasa
    Vasarla, Nagendra Sekhar
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (10): : 1654 - 1662
  • [8] Wafer-level MEMS Package and Its Reliability Issues
    Tanaka, Shuji
    Esashi, Masayoshi
    [J]. 2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [9] Wafer-level vacuum package with vertical feed throughs
    Chae, J
    Giachino, JM
    Najafi, K
    [J]. MEMS 2005 Miami: Technical Digest, 2005, : 548 - 551
  • [10] Modeling Techniques for Board Level Drop Test for a Wafer-Level Package
    Dhiman, Harpreet S.
    Fan, Xuejun
    Zhou, Tiao
    [J]. 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 994 - +