Performance Evaluation of Butterfly on-Chip Network for MPSoCs

被引:0
|
作者
Arjomand, Mohammad [1 ]
Sarbazi-Azad, Hamid [1 ]
机构
[1] Sharif Univ Technol, Dept Comp Engn, Tehran, Iran
关键词
Multiprocessor System-on-Chip; Network-on-Chip; Simulation modeling; Butterfly Network; Virtual cut through switching; Power and performance aware design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
By Technology improvement, tens or hundreds of IP cores, operating complex functions with different frequencies, are mapped on-chip. This results in heterogeneous Multiprocessor System-on-Chip (MPSoC). The most MPSoC design challenges are due to infrastructure interconnect. Network-on-Chip (NoC) with multiple constraints to be satisfied is a promising solution for these challenges. It has been shown that infrastructure topology, routing and switching schemes have great effects on overall interconnect performance under different synthesis and real life traffic patterns. In this paper, we evaluate Butterfly network with arbitrary extra stages as MPSoC infrastructure. Different routing and switching strategies are used for architectural consideration. Comparative analysis of results with common NoC infrastructures shows that in bandwidth requirement applications, Butterfly with extra stages and wormhole (and sometimes virtual cut through) switching can tolerate traffic, properly. As case studies, design space exploration including different topologies, routing and switching strategies for two video decoders are presented.
引用
收藏
页码:296 / 299
页数:4
相关论文
共 50 条
  • [1] Which On-Chip Interconnection Network for 16-core MPSoCs?
    Sibai, Fadi N.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPLEX, INTELLIGENT AND SOFTWARE INTENSIVE SYSTEMS (CISIS 2010), 2010, : 625 - 630
  • [2] Dependable On-Chip Infrastructure for Dependable MPSOCs
    Kochte, Michael A.
    Wunderlich, Hans-Joachim
    2016 17TH IEEE LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2016, : 183 - 188
  • [3] An Enhanced Simulation Framework for the Performance Evaluation of On-Chip Network Designs
    Khan, Sarzamin
    Anjum, Sheraz
    Gulzari, Usman Ali
    Ahmad, Ayaz
    Umer, Tariq
    2018 IEEE 9TH ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS AND MOBILE COMMUNICATION CONFERENCE (IEMCON), 2018, : 929 - 933
  • [4] Design of butterfly-fat-tree optical network on-chip
    Gu, Huaxi
    Wang, Shiqing
    Yang, Yintang
    Xu, Jiang
    OPTICAL ENGINEERING, 2010, 49 (09)
  • [5] Implementation and evaluation of on-chip network architectures
    Gratz, Paul
    Kim, Changkyu
    McDonald, Rober
    Keckler, Stephen W.
    Burger, Doug
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 477 - +
  • [6] An Evaluation of an Integrated On-Chip/Off-Chip Network for High-Performance Reconfigurable Computing
    Schmidt, Andrew G.
    Kritikos, William V.
    Gao, Shanyuan
    Sass, Ron
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2012, 2012
  • [7] Flattened butterfly topology for on-chip networks
    Kim, John
    Balfour, James
    Dally, William J.
    MICRO-40: PROCEEDINGS OF THE 40TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, 2007, : 172 - +
  • [8] Hierarchical on-Chip Routing of Optical Packets in Large Scale MPSoCs
    Koohi, Somayyeh
    Hessabi, Shaahin
    PROCEEDINGS OF THE 18TH EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, 2010, : 515 - 524
  • [9] Generic Crossbar Network on Chip for FPGA MPSoCs
    Bafumba-Lokilo, David
    Savaria, Yvon
    David, Jean-Pierre
    2008 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2008, : 269 - 272
  • [10] Evaluation of On-Chip Accelerator Performance Based on RocketChip
    Wei, Jinghe
    Yu, ZongGuang
    Liu, De
    2020 IEEE 2ND INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS (ICCS 2020), 2020, : 28 - 34