共 50 条
- [21] Design of Low Power Full Adder Circuits Using CMOS Technique 2019 3RD INTERNATIONAL CONFERENCE ON RECENT DEVELOPMENTS IN CONTROL, AUTOMATION & POWER ENGINEERING (RDCAPE), 2019, : 293 - 296
- [22] A Charge Recycling Scheme with Read and Write Assist for Low Power SRAM Design Beijing Daxue Xuebao (Ziran Kexue Ban)/Acta Scientiarum Naturalium Universitatis Pekinensis, 2021, 57 (05): : 815 - 822
- [23] Low-power cmos PLL for clock generator PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 633 - 636
- [25] Adaptive clock gating technique for low power IP core design in SoC Jisuanji Xuebao/Chinese Journal of Computers, 2007, 30 (05): : 823 - 830
- [26] Adaptive clock gating technique for low power IP core in SoC design 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2120 - 2123
- [27] Low Power Input/Output Port Design Using Clock Gating Technique RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 63 - +
- [28] Design of Low Power CMOS Low Noise Amplifier Using Current Reuse Technique 2015 5TH NIRMA UNIVERSITY INTERNATIONAL CONFERENCE ON ENGINEERING (NUICONE), 2015,
- [29] A NEW DESIGN OF A LOW-NOISE, LOW-POWER CONSUMPTION CMOS CHARGE AMPLIFIER NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1995, 365 (01): : 193 - 197
- [30] Low power and low jitter wideband clock synthesizers in CMOS ASICs INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 458 - 467