A charge recycling technique for the design of low power CMOS clock drivers

被引:0
|
作者
Nikolaidis, S [1 ]
Kyriakis-Bitzaros, ED
机构
[1] Aristotelian Univ Salonika, Elect & Comp Div, Dept Phys, GR-54006 Salonika, Greece
[2] NCSR Demokritos, Inst Microelect, Agia Paraskevi, Greece
关键词
D O I
10.1142/S0218126699000153
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The design of low power CMOS clock drivers using a charge recycling technique is introduced in this paper. Considering a clock signal and its complement, the half of the charge stored in the load capacitances is reused in every clock edge. The proposed circuit exploits the inherent input-output delay of the driver for the generation of all necessary control signals, using fully digital logic and conventional technology. Extensive simulations of the circuit have been performed and the influence of various design parameters on its response has been studied. Compared to traditional taper buffers, power savings over 45% are obtained for the output load transitions whereas the total power reduction decreases by 10% to 35% due to control overhead. Moreover, no speed degradation is observed but almost a duplication of the silicon area is required.
引用
收藏
页码:169 / 180
页数:12
相关论文
共 50 条
  • [21] Design of Low Power Full Adder Circuits Using CMOS Technique
    Shete, Deepgandha
    Askhedkar, Anuja
    2019 3RD INTERNATIONAL CONFERENCE ON RECENT DEVELOPMENTS IN CONTROL, AUTOMATION & POWER ENGINEERING (RDCAPE), 2019, : 293 - 296
  • [22] A Charge Recycling Scheme with Read and Write Assist for Low Power SRAM Design
    Zhang H.
    Jia S.
    Yang J.
    Wang Y.
    Beijing Daxue Xuebao (Ziran Kexue Ban)/Acta Scientiarum Naturalium Universitatis Pekinensis, 2021, 57 (05): : 815 - 822
  • [23] Low-power cmos PLL for clock generator
    Wu, WC
    Huang, CC
    Chang, CH
    Tseng, NH
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 633 - 636
  • [24] A Low-Power CMOS Antenna-Switch Driver Using Shared-Charge Recycling Charge Pump
    Cha, Jeongwon
    Song, Taejoong
    Cho, Changhyuk
    Ahn, Minsik
    Lee, Chang-Ho
    Laskar, Joy
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2010, 58 (12) : 3626 - 3633
  • [25] Adaptive clock gating technique for low power IP core design in SoC
    Chang, Xiao-Tao
    Zhang, Ming-Ming
    Zhang, Zhi-Min
    Han, Yin-He
    Jisuanji Xuebao/Chinese Journal of Computers, 2007, 30 (05): : 823 - 830
  • [26] Adaptive clock gating technique for low power IP core in SoC design
    Chang, Xiaotao
    Zhang, Mingming
    Zhang, Ge
    Zhang, Zhimin
    Wang, Jun
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2120 - 2123
  • [27] Low Power Input/Output Port Design Using Clock Gating Technique
    Yang, Hyeon-Mi
    Kim, Sea-Ho
    Park, Keun-Sik
    Kim, Hi-Seok
    RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 63 - +
  • [28] Design of Low Power CMOS Low Noise Amplifier Using Current Reuse Technique
    Sathwara, Hardik
    Shah, Kehul
    2015 5TH NIRMA UNIVERSITY INTERNATIONAL CONFERENCE ON ENGINEERING (NUICONE), 2015,
  • [29] A NEW DESIGN OF A LOW-NOISE, LOW-POWER CONSUMPTION CMOS CHARGE AMPLIFIER
    HU, Y
    NYGARD, E
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1995, 365 (01): : 193 - 197
  • [30] Low power and low jitter wideband clock synthesizers in CMOS ASICs
    Roubadia, Regis
    Ajram, Sami
    Cathebras, Guy
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 458 - 467