Low Power, High Speed and Area Efficient Binary Count Multiplier

被引:3
|
作者
Dattatraya, Kore Sagar [1 ]
Appasaheb, Belgudri Ritesh [1 ]
Khaladkar, Ramdas Bhanudas [1 ]
Bhaaskaran, V. S. Kanchana [1 ]
机构
[1] VIT Univ, Sch Elect Engn, Madras, Tamil Nadu, India
关键词
Binary adder; binary counter; binary count multiplier; compressor circuits; low power multiplier circuits;
D O I
10.1142/S0218126616500274
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multiplier forms the core building block of any processor, such as the digital signal processor (DSP) and a general purpose microprocessor. As the word length increases, the number of adders or compressors required for the partial product addition also increases. The addition operation of the derived partial products determines the circuit latency, area and speed performance of wider word-length multipliers. Binary count multiplier (BCM) aims to reduce the number of adders and compressors through the use of a uniquely structured binary counter and by suitably altering the logical flow of partial product addition by using binary adders is proposed in this paper. The binary counters for varying bit count values are derived by modifying the basic 4: 2 compressor circuit. A 16 x 16 bit multiplier has been developed to validate the proposed computation method. This logic structure demonstrates lower power operation, reduced device count and lesser delay in comparison against the conventional Wallace tree multiplier structure found in the literature. The BCM implementation realizes 29.17% reduction in the device count, 66% reduction in the delay and 70% reduction in the power dissipation. Furthermore, it realizes 90% reduction in the power delay product (PDP) in comparison against the Wallace tree structure. The multiplier circuits have been implemented and the validation of results has been carried out using Cadence (R) EDA tool. Forty five nanometer technology files have been employed for the designs and exhaustive SPICE simulations.
引用
收藏
页数:17
相关论文
共 50 条
  • [41] Power and area efficient high speed analog adaptive equalization
    Pavan, Shanthi
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3126 - 3129
  • [42] Linear Transformation Based Efficient Canonical Signed Digit Multiplier Using High Speed and Low Power Reversible Logic
    Nandal, Amita
    Vigneswaran, T.
    Rana, Ashwani K.
    2012 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2012, : 373 - 378
  • [43] Low Area and High Speed Confined Multiplier using Multiplexer based Full Adder
    Sadhasivam, P.
    Manikandan, M.
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 458 - 461
  • [44] Low-area and high-speed approximate matrix-vector multiplier
    Chen, I-Che
    Hayes, John P.
    2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 23 - 28
  • [45] Design of Area and Power Efficient Complex Number Multiplier
    Premananda, B. S.
    Pai, Samarth S.
    Shashank, B.
    Bhat, Shashank S.
    2014 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT, 2014,
  • [46] A High Speed and Area Efficient Booth Recoded Wallace Tree Multiplier for fast Arithmetic Circuits
    Rao, Jagadeshwar M.
    Dubey, Sanjay
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 220 - 223
  • [47] High-Speed and Area-Efficient LUT-Based BCD Multiplier Design
    Sworna, Zarrin Tasnim
    Ul Haque, Mubin
    Anisuzzaman, D. M.
    2018 4TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2018), 2018, : 33 - 36
  • [48] Area efficient and high-speed Galois field multiplier for mobile edge computing devices
    Babu N.S.
    Santosh G.H.
    Tommandru S.R.C.H.M.
    Kumar M.S.
    International Journal of Vehicle Information and Communication Systems, 2022, 7 (02): : 133 - 145
  • [49] Design of high-speed and area-efficient Montgomery modular multiplier for RSA algorithm
    Mukaida, K
    Takenaka, M
    Torii, N
    Masui, S
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 320 - 323
  • [50] Efficient Reconstruction of Low Photon Count Images from a High Speed Camera
    Johnstone, Graeme E.
    Herrnsdorf, Johannes
    Dawson, Martin D.
    Strain, Michael J.
    PHOTONICS, 2023, 10 (01)