共 50 条
- [41] Power and area efficient high speed analog adaptive equalization PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3126 - 3129
- [42] Linear Transformation Based Efficient Canonical Signed Digit Multiplier Using High Speed and Low Power Reversible Logic 2012 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2012, : 373 - 378
- [43] Low Area and High Speed Confined Multiplier using Multiplexer based Full Adder SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 458 - 461
- [44] Low-area and high-speed approximate matrix-vector multiplier 2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 23 - 28
- [45] Design of Area and Power Efficient Complex Number Multiplier 2014 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT, 2014,
- [46] A High Speed and Area Efficient Booth Recoded Wallace Tree Multiplier for fast Arithmetic Circuits 2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 220 - 223
- [47] High-Speed and Area-Efficient LUT-Based BCD Multiplier Design 2018 4TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2018), 2018, : 33 - 36
- [48] Area efficient and high-speed Galois field multiplier for mobile edge computing devices International Journal of Vehicle Information and Communication Systems, 2022, 7 (02): : 133 - 145
- [49] Design of high-speed and area-efficient Montgomery modular multiplier for RSA algorithm 2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 320 - 323