Low Power, High Speed and Area Efficient Binary Count Multiplier

被引:3
|
作者
Dattatraya, Kore Sagar [1 ]
Appasaheb, Belgudri Ritesh [1 ]
Khaladkar, Ramdas Bhanudas [1 ]
Bhaaskaran, V. S. Kanchana [1 ]
机构
[1] VIT Univ, Sch Elect Engn, Madras, Tamil Nadu, India
关键词
Binary adder; binary counter; binary count multiplier; compressor circuits; low power multiplier circuits;
D O I
10.1142/S0218126616500274
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multiplier forms the core building block of any processor, such as the digital signal processor (DSP) and a general purpose microprocessor. As the word length increases, the number of adders or compressors required for the partial product addition also increases. The addition operation of the derived partial products determines the circuit latency, area and speed performance of wider word-length multipliers. Binary count multiplier (BCM) aims to reduce the number of adders and compressors through the use of a uniquely structured binary counter and by suitably altering the logical flow of partial product addition by using binary adders is proposed in this paper. The binary counters for varying bit count values are derived by modifying the basic 4: 2 compressor circuit. A 16 x 16 bit multiplier has been developed to validate the proposed computation method. This logic structure demonstrates lower power operation, reduced device count and lesser delay in comparison against the conventional Wallace tree multiplier structure found in the literature. The BCM implementation realizes 29.17% reduction in the device count, 66% reduction in the delay and 70% reduction in the power dissipation. Furthermore, it realizes 90% reduction in the power delay product (PDP) in comparison against the Wallace tree structure. The multiplier circuits have been implemented and the validation of results has been carried out using Cadence (R) EDA tool. Forty five nanometer technology files have been employed for the designs and exhaustive SPICE simulations.
引用
收藏
页数:17
相关论文
共 50 条
  • [31] AN EFFICIENT HIGH SPEED WALLACE TREE MULTIPLIER
    Sureka, N.
    Porselvi, R.
    Kumuthapriya, K.
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 1023 - 1026
  • [32] Low Voltage, Low Power, High Linearity, High Speed CMOS Voltage Mode Analog Multiplier
    Akshatha, B. C.
    Kumar, A. Vijay
    2009 SECOND INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2009), 2009, : 1120 - 1125
  • [33] Design & Implementation of Area Efficient Low Power High Speed MAC Unit using FPGA
    Pawar, Roshani
    Shriramwar, S. S.
    2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 2683 - 2687
  • [34] Design of high-speed, low-power, and area-efficient FIR filters
    Liacha, Ahmed
    Oudjida, Abdelkrim K.
    Ferguene, Farid
    Bakiri, Mohammed
    Berrandjia, Mohamed L.
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (01) : 1 - 11
  • [35] Design of a High Speed, Low Power and Area Efficient MAC for VLSI-DSP Chip
    Jain, Neha
    Kaushik, B. K.
    Jharia, Bhavana
    Agarwal, R. P.
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2011, 6 (3-4): : 333 - 339
  • [36] MULTIPLIER-ACCUMULATORS HAVE HIGH-SPEED AT LOW-POWER
    不详
    ELECTRONIC PRODUCTS MAGAZINE, 1985, 28 (06): : 31 - 32
  • [37] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Ahsan Rafiq
    Shabbir Majeed Chaudhry
    Circuits, Systems, and Signal Processing, 2021, 40 : 5500 - 5532
  • [38] Low Power, High Speed Error Tolerant Multiplier Using Approximate Adders
    Reddy, Manikantta K.
    Kumar, Nithin Y. B.
    Sharma, Dheeraj
    Vasantha, M. H.
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [39] Low power and high speed multiplier design with row bypassing and parallel architecture
    Kuo, Ko-Chi
    Chou, Chi-Wen
    MICROELECTRONICS JOURNAL, 2010, 41 (10) : 639 - 650
  • [40] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Rafiq, Ahsan
    Chaudhry, Shabbir Majeed
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5500 - 5532