Lagrangian Relaxation Based Topology Synthesis for Application-Specific Network-on-Chips

被引:0
|
作者
Huang, Jinglei [1 ]
Li, Zhigang [1 ]
Zhong, Wei [1 ]
Chen, Song [1 ]
机构
[1] Univ Sci & Technol China, Dept Elect Sci & Tech, Hefei 230027, Peoples R China
基金
中国国家自然科学基金;
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Application-Specific Network-on-Chip (ASNoC) has been proposed as a promising solution for addressing the global communication challenges in nanoscale System-on-Chips. However, with the number of cores on chip increasing, the power consumption and communication latency impose the major challenges for designing ASNoCs. In this paper, we propose an efficient latency-aware ASNoC low power synthesis algorithm. Firstly, considering the communication requirements and latency constraints between the cores, we integrate the floorplanning and clustering to explore the optimal clustering of cores. After the switches and network interfaces are inserted into the floorplan, a path allocation method based on the lagrangian relaxation is proposed for routing traffic flows with minimization of power consumption subject to the latency constraints. Experimental results show that the proposed method is highly efficient and the success rate for meeting the latency constraints of the traffic flows is up to 100%.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Reconfigurable Topology Synthesis for Application-Specific NoC on Partially Dynamically Reconfigurable FPGAs
    Huang, Jinglei
    Xu, Xiaodong
    Yao, Lan
    Chen, Song
    2017 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2017,
  • [42] ACO approach in Static Routing for Network-on-Chips with 3D Mesh Topology
    Silva Junior, Luneque
    Nedjah, Nadia
    Mourelle, Luiza de Macedo
    2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,
  • [43] Extending the Energy Efficiency and Performance With Channel Buffers, Crossbars, and Topology Analysis for Network-on-Chips
    DiTomaso, Dominic
    Morris, Randy
    Kodi, Avinash Karanth
    Sarathy, Ashwini
    Louri, Ahmed
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (11) : 2141 - 2154
  • [44] Application-Specific Security in IoT Network
    Ahmed, Sabrina
    Ali, Mohammed Zamshed
    2024 IEEE 21ST CONSUMER COMMUNICATIONS & NETWORKING CONFERENCE, CCNC, 2024, : 636 - 637
  • [45] Design of Application-Specific Architectures for Networked Labs-on-Chips
    Grimmer, Andreas
    Haselmayr, Werner
    Springer, Andreas
    Wille, Robert
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (01) : 193 - 202
  • [46] Consideration of the Flit Size for Deflection Routing based Network-on-Chips
    Runge, Armin
    Kolla, Reiner
    PROCEEDINGS OF THE 1ST INTERNATIONAL WORKSHOP ON ADVANCED INTERCONNECT SOLUTIONS AND TECHNOLOGIES FOR EMERGING COMPUTING SYSTEMS, AISTECS 2016, 2016,
  • [47] Optimal Application Mapping and Scheduling for Network-on-Chips with Computation in STT-RAM Based Router
    Yang, Lei
    Liu, Weichen
    Guan, Nan
    Dutt, Nikil
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (08) : 1174 - 1189
  • [48] Application-Specific Network-on-Chip synthesis with flexible router Placement
    Soumya, J.
    Chattopadhyay, Santanu
    JOURNAL OF SYSTEMS ARCHITECTURE, 2013, 59 (07) : 361 - 371
  • [49] A Spectral Clustering Approach to Application-Specific Network-on-Chip Synthesis
    Todorov, Vladimir
    Mueller-Gritschneder, Daniel
    Reinig, Helmut
    Schlichtmann, Ulf
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1783 - 1788
  • [50] Deterministic Synthesis of Hybrid Application-Specific Network-on-Chip Topologies
    Todorov, Vladimir
    Mueller-Gritschneder, Daniel
    Reinig, Helmut
    Schlichtmann, Ulf
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (10) : 1503 - 1516