Lagrangian Relaxation Based Topology Synthesis for Application-Specific Network-on-Chips

被引:0
|
作者
Huang, Jinglei [1 ]
Li, Zhigang [1 ]
Zhong, Wei [1 ]
Chen, Song [1 ]
机构
[1] Univ Sci & Technol China, Dept Elect Sci & Tech, Hefei 230027, Peoples R China
基金
中国国家自然科学基金;
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Application-Specific Network-on-Chip (ASNoC) has been proposed as a promising solution for addressing the global communication challenges in nanoscale System-on-Chips. However, with the number of cores on chip increasing, the power consumption and communication latency impose the major challenges for designing ASNoCs. In this paper, we propose an efficient latency-aware ASNoC low power synthesis algorithm. Firstly, considering the communication requirements and latency constraints between the cores, we integrate the floorplanning and clustering to explore the optimal clustering of cores. After the switches and network interfaces are inserted into the floorplan, a path allocation method based on the lagrangian relaxation is proposed for routing traffic flows with minimization of power consumption subject to the latency constraints. Experimental results show that the proposed method is highly efficient and the success rate for meeting the latency constraints of the traffic flows is up to 100%.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] INDUSTRIAL VISION SYSTEMS BASED ON APPLICATION-SPECIFIC IC CHIPS
    MASAKI, I
    IEICE TRANSACTIONS ON COMMUNICATIONS ELECTRONICS INFORMATION AND SYSTEMS, 1991, 74 (06): : 1728 - 1734
  • [22] Low-power algorithm for automatic topology generation for application-specific networks on chips
    Chang, K. -C
    Chen, T-F
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2008, 2 (03): : 239 - 249
  • [23] Application-specific networks-on-chips design
    Janidarmian, Majid
    Roshan Fekr, Atena
    Samadi Bokharaei, Vahhab
    IAENG International Journal of Computer Science, 2011, 38 (01) : 16 - 25
  • [24] Application-specific topology generation algorithms for network-on-chip design
    Tosun, S.
    Ar, Y.
    Ozdemir, S.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (05): : 318 - 333
  • [25] Fault-Tolerant Irregular Topology Design Method for Network-on-Chips
    Tosun, Suleyman
    Ajabshir, Vahid Babaei
    Mercanoglu, Ozge
    Ozturk, Ozcan
    2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 631 - 634
  • [26] Topology-Aware Floorplanning for 3D Application-Specific Network-on-Chip Synthesis
    Huang, Bo
    Chen, Song
    Zhong, Wei
    Yoshimura, Takeshi
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1732 - 1735
  • [27] Exploiting Implementation Diversity and Partial Connection of Routers in Application-Specific Network-on-Chip Topology Synthesis
    Jun, Minje
    Ro, Won W.
    Chung, Eui-Young
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (06) : 1433 - 1444
  • [28] Integer Linear Programming Based Fault-Tolerant Topology Synthesis for Application-Specific NoC
    Li, Zhigang
    Huang, Jinglei
    Xu, Qi
    Chen, Song
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 96 - 99
  • [29] A multi-application approach for synthesizing custom network-on-chips
    Kashi, Somayeh
    Patooghy, Ahmad
    Rahmati, Dara
    Fazeli, Mahdi
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (13): : 15358 - 15380
  • [30] ACO-Based Static Routing for Network-on-Chips
    Silva, Luneque, Jr.
    Nedjah, Nadia
    Mourelle, Luiza de Macedo
    Pessanha, Fabio Goncalves
    COMPUTATIONAL SCIENCE AND ITS APPLICATIONS - ICCSA 2012, PT I, 2012, 7333 : 113 - 124