Power supply noise conversion to phase noise in CMOS frequency digital divider

被引:3
|
作者
Crockett, JD [1 ]
Siccardi, M [1 ]
机构
[1] Datum Irvine, Irvine, CA 92618 USA
关键词
frequency divider; phase noise; noise conversion;
D O I
10.1109/FREQ.2002.1075971
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A digital frequency divider is a state machine that synthesizes a frequency sub multiple of a reference signal. While the digital frequency divider is a digital circuit handling square waves, its input and output signals are usually sine waves; a sine wave to square wave front-end circuit is required to generate an appropriate clock signal for the-flip flops in the divider. In the first approximation the gate threshold voltage changes with power supply voltage and this voltage noise yields symmetrical duty cycle modulation of the gate output square-wave signal; that is, if it makes rising edges anticipate then the failing edges are delayed. Although zero crossing jitter is present, the sine wave signal obtained by filtering out the harmonics of the square wave fundamental component are amplitude modulated only and no phase modulation occurs. The picture changes when the square wave signal goes to a selective front edge digital processor as a digital frequency divider, where rising or failing edges are used only. The divider output signal looses the duty cycle symmetry and the entire waveform is jittered because of the power supply voltage changes. This results in phase modulation and therefore a power supply to phase sensitivity.
引用
收藏
页码:699 / 702
页数:4
相关论文
共 50 条
  • [1] Phase noise in frequency divider circuits
    Apostolidou, Melina
    Baltus, Peter G. M.
    Vaucher, Cicero S.
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2538 - +
  • [2] Evaluation of power supply noise in CMOS and low noise logic cells
    Zhou, Junfeng
    Dehaene, Wim
    [J]. 2008 ASIA-PACIFIC SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY AND 19TH INTERNATIONAL ZURICH SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, VOLS 1 AND 2, 2008, : 12 - 15
  • [3] High frequency, low power frequency divider with quadrature outputs and low added phase noise
    Sun, WG
    Ma, HN
    Wang, WS
    [J]. 2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1496 - 1499
  • [4] Measurement of residual phase noise of frequency divider using single divider technique
    Brugidou, V
    Rolland, PA
    [J]. ELECTRONICS LETTERS, 2000, 36 (16) : 1391 - 1393
  • [5] An Analysis of 1/f Noise to Phase Noise Conversion in CMOS Harmonic Oscillators
    Bevilacqua, Andrea
    Andreani, Pietro
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (05) : 938 - 945
  • [6] Analysis of flicker noise conversion to phase noise in CMOS differential LC oscillators
    Nikpaik, Amir
    Nabavi, Abdolreza
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (02) : 398 - 417
  • [7] Phase noise in digital frequency dividers
    Levantino, S
    Romanò, L
    Pellerano, S
    Samori, C
    Lacaita, AL
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (05) : 775 - 784
  • [8] A FULLY DIGITAL POWER SUPPLY NOISE THERMOMETER
    Graziano, Mariagrazia
    Vittori, Marco D.
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 173 - 176
  • [9] On-Chip Power Noise Measurements of High-Frequency CMOS Digital Circuits
    Matsuno, Tetsuro
    Nagata, Makoto
    [J]. 2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 198 - 201
  • [10] Analysis of the effects of supply noise coupling on phase noise in integrated LC CMOS oscillators
    Fetche, R
    Fetche, C
    Fiez, T
    Mayaram, K
    [J]. RAWCON2000: 2000 IEEE RADIO AND WIRELESS CONFERENCE, PROCEEDINGS, 2000, : 199 - 202