An 800-MHz-6-GHz software-defined wireless receiver in 90-nm CMOS

被引:272
|
作者
Bagheri, Rahim [1 ]
Mirzaei, Ahmad
Chehrazi, Saeed
Heidari, Mohammad E.
Lee, Minjae
Mikhemar, Mohyee
Tang, Wai
Abidi, Asad A.
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90025 USA
[2] Wilinx Inc, Los Angeles, CA 90025 USA
关键词
CMOS; direct conversion; flicker noise; frequency synthesis; GSM; IEEE; 802.11a; 802.11b; 802.11g; linearity; low-noise amplifier; mixer; RF transceiver; software-defined receiver; wideband matching; wireless LAN; zero IF;
D O I
10.1109/JSSC.2006.884835
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A software-defined radio receiver is designed from a low-power ADC perspective, exploiting programmability of windowed integration sampler and clock-programmable discrete-time analog filters. To cover the major frequency bands in use today, a wideband RF front-end, including the low-noise amplifier (LNA) and a wide tuning-range synthesizer, spanning over 800 MHz to 6 GHz is designed. The wideband LNA provides 18-20 dB of maximum gain and 3-3.5 dB of noise figure over 800 MHz to 6 GHz. A low 1/f noise and high-linearity mixer is designed which utilizes the passive mixer core properties and provides around +70 dBm IIP2 over the bandwidth of operation. The entire receiver circuits are implemented in 90-nm CMOS technology. Programmability of the receiver is tested for GSM and 802.11g standards.
引用
收藏
页码:2860 / 2876
页数:17
相关论文
共 50 条
  • [31] A 9-31-GHz subharmonic passive mixer in 90-nm CMOS technology
    Bao, Mingquan
    Jacobsson, Harald
    Aspemyr, Lars
    Carchon, Geert
    Sun, Xiao
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (10) : 2257 - 2264
  • [32] A 5 GHz 90-nm CMOS all digital phase-locked loop
    Ping Lu
    Henrik Sjöland
    Analog Integrated Circuits and Signal Processing, 2011, 66 : 49 - 59
  • [33] A 75-GHz phase-locked loop in 90-nm CMOS technology
    Lee, Jri
    Liu, Mingchung
    Wang, Huaide
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (06) : 1414 - 1426
  • [34] A 5 GHz 90-nm CMOS all digital phase-locked loop
    Lu, Ping
    Sjoland, Henrik
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (01) : 49 - 59
  • [35] A Software-Defined Radio for Future Wireless Communication Systems at 60 GHz
    Duarte, Luis
    Gomes, Rodolfo
    Ribeiro, Carlos
    Caldeirinha, Rafael F. S.
    ELECTRONICS, 2019, 8 (12)
  • [36] A Wideband Ka-band Receiver Front-End in 90-nm CMOS Technology
    Li, Zhiqun
    Cao, Jia
    Li, Qin
    Wang, Zhigong
    2013 8TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2013, : 5 - 8
  • [37] A 14-Gb/s 32 mW AC coupled receiver in 90-nm CMOS
    Hossain, Masum
    Carusone, Anthony Chan
    2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 32 - 33
  • [38] 77-110GHz 90nm-CMOS Receiver Design
    Yu, Jo-Han
    Liao, Chien-Hsiung
    Hsieh, Cheng-Huang
    Hu, Robert
    Niu, Dow-Chih
    2013 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS (APMC 2013), 2013, : 233 - 235
  • [39] A Software-Defined Radio Receiver for Wireless Recording From Freely Behaving Animals
    Jia, Yaoyao
    Lee, Byunghun
    Kong, Fanpeng
    Zeng, Zhaoping
    Connolly, Mark
    Mahmoudi, Babak
    Ghovanloo, Maysam
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2019, 13 (06) : 1645 - 1654
  • [40] Power Amplifier for 77-GHz Automotive Radar in 90-nm LP CMOS Technology
    Lin, Jau-Jr
    To, Kun-Hin
    Hammock, Donna
    Knappenberger, Bill
    Majerus, Michael
    Huang, W. Margaret
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2010, 20 (05) : 292 - 294