PLD MODELING OF ALL-DIGITAL DLL

被引:0
|
作者
Svedek, Tomislav [1 ]
Matic, Tomislav [1 ]
Herceg, Marijan [1 ]
机构
[1] JJ Strossmayer Univ Osijek, Dept Commun, Fac Elect Engn, Osijek, Croatia
关键词
all-digital DLL; PLD implementation; digital-controlled delay line;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital delay-locked loop (DLL) suitable for implementation in the programmable logic device (PLD) is presented in this paper. Analog parts of the conventional DLL are realized by digital circuitry. Digital-controlled delay line (DCDL) is made of programmable digital-controlled delay elements (DCDE) based on the binary-weighted multiplex LCELL structures. Problems encountered in PLD implementation of the DLL are emphasized and discussed. Simulation and measuring results of the proposed DLL realized by ALTERA device EPM7128SLI10, are presented.
引用
收藏
页码:246 / 254
页数:9
相关论文
共 50 条
  • [1] Problems in PLD implementation of all-digital DLL
    Matic, Tomislav
    Svedek, Tomislav
    Herceg, Marijan
    2008 3RD INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS, CONTROL AND SIGNAL PROCESSING, VOLS 1-3, 2008, : 1107 - 1110
  • [2] All-digital PLL with ΔΣ DLL embedded TDC
    Han, Y.
    Lin, D.
    Geng, S.
    Xu, N.
    Rhee, W.
    Oh, T-Y
    Wang, Z.
    ELECTRONICS LETTERS, 2013, 49 (02) : 93 - U3
  • [3] All-digital controlled boost DC-DC converter with all-digital DLL-based calibration
    Kao, Shao-Ku
    Wu, Jen-Hou
    Cheng, Hsiang-Chi
    MICROELECTRONICS JOURNAL, 2015, 46 (10) : 970 - 980
  • [4] PLD Implementation of All-digital Delay-Locked Loop
    Matic, Tomislav
    Svedek, Tomislav
    Herceg, Marijan
    PROCEEDINGS ELMAR-2008, VOLS 1 AND 2, 2008, : 249 - 252
  • [5] Design of FinFET based All-Digital DLL for Multiphase Clock Generation
    Kumar, Keerthi M.
    Pasupathy, K. R.
    Bindu, B.
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [6] AN ALL-DIGITAL REALIZATION OF A BASEBAND DLL IMPLEMENTED AS A DYNAMIC STATE ESTIMATOR
    BOHMANN, J
    MEYR, H
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1986, 34 (03): : 535 - 545
  • [7] An all-digital DLL with duty-cycle correction using reusable TDC
    Kao, Shao-Ku
    Hsieh, Yi-Hsien
    Cheng, Hsiang-Chi
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (05) : 1055 - 1070
  • [8] A new DLL-based approach for all-digital multiphase clock generation
    Chung, CC
    Lee, CY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (03) : 469 - 475
  • [9] A Wide-Range All-Digital Multiphase DLL with Supply Noise Tolerance
    Chae, Hyunsoo
    Shin, Dongsuk
    Kim, Kisoo
    Kim, Kwan-Weon
    Choi, Young Jung
    Kim, Chulwoo
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 417 - +
  • [10] A Novel N-bit SAR Implementation for All-Digital DLL Circuits
    El-Shafie, Al-Hussein A.
    Habib, S. E. D.
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 427 - 430