Wafer Level Embedding Technology for 3D Wafer Level Embedded Package

被引:25
|
作者
Kumar, Aditya [1 ]
Xia Dingwei [2 ]
Sekhar, Vasarla Nagendra [1 ]
Lim, Sharon [1 ]
Keng, Chin [1 ]
Sharma, Gaurav [1 ]
Rao, Vempati Srinivas [1 ]
Kripesh, Vaidyanathan [1 ]
Lau, John H. [1 ,3 ]
Kwong, Dim-Lee [1 ]
机构
[1] ASTAR, Inst Microelect, 11 Sci Pk Rd,Singapore Sci Pk 2, Singapore 117685, Singapore
[2] Kinergy Ltd, Singapore 569871, Singapore
[3] Hong Kong Univ Sci & Technol, Hong Kong, Peoples R China
来源
2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4 | 2009年
关键词
D O I
10.1109/ECTC.2009.5074177
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the development of wafer level embedding process for a three dimensional (3D) embedded micro wafer level package (EMWLP). Wafer level embedding process was carried out by using compression molding machine and low-cost granular epoxy molding compound (EMC). Various molding process parameters such as molding time and temperature and three EMCs of different CTEs were analyzed to achieve reliable 3D EMWLP. Several molding process issues, such as warpage, die-sweep, EMC penetration, and die-shift, were faced during embedding process development. A large warpage of more than I mm and die-shift of more than 600 mu m were found to occur in reconstructed molded wafer. Wafer level embedding process was optimized to reduce warpage and die-shift problems. A significant reduction in warpage (similar to 30 %) and die-shift (similar to 88 %) were achieved after embedding process optimization. The detail of process optimization is presented in the paper. Reconstructed molded wafers were subjected to various reliability tests, such as thermal cycle (TC), moisture sensitivity test-level 3 (MST-L3), and highly accelerated stress test (HAST). Scanning acoustic microscopy (SAM) analysis of molded wafers was carried out to analyze the void formation and delamination in molded wafers. No major void or delamination was observed in reconstructed wafer after molding as well as after reliability tests.
引用
收藏
页码:1289 / +
页数:2
相关论文
共 50 条
  • [21] Demonstration of a 3D Embedded Wafer-Level SIP for Smartcard Application
    Pares, G.
    Bouvier, C.
    Castagne, L.
    Saadaoui, M.
    Mazuir, J.
    Noiray, J.
    Martinschitz, K.
    Mercier, L.
    Planchais, A.
    Simon, G.
    2013 EUROPEAN MICROELECTRONICS PACKAGING CONFERENCE (EMPC), 2013,
  • [22] 3D EMBEDDED WAFER-LEVEL PACKAGING TECHNOLOGY DEVELOPMENT FOR SMART CARD SIP APPLICATION
    Pares, G.
    Bouvier, C.
    Saadaoui, M.
    Mazuir, J.
    Noiray, J.
    Martinschitz, K.
    Planchais, A.
    Simon, G.
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 304 - 310
  • [23] 3D Wafer Level Compression Molding Process Development For Image Sensor Package
    Ma, Shuying
    Li, Mengqiang
    Xiao, Zhiyi
    Huang, Xiaohua
    Yu, Daquan
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 505 - 509
  • [24] A Novel 3D IC Wafer-Level-Package for New Wave MEMS
    Huang, Che-Hau
    Schuler-Wakins, Sebastian
    Ou, Ying-Te
    Wang, Yung-Hui
    Reichenbach, Ralf
    Polityko, David
    Hansen, Uwe
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 603 - 608
  • [25] Low Temperature Wafer Bonding for Wafer-Level 3D Integration
    Dragoi, V.
    Rebhan, B.
    Burggraf, J.
    Razek, N.
    2014 4TH IEEE INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2014, : 9 - 9
  • [26] Etching Process Development for 3D Wafer Level Via Last TSV Package
    Ren, Yulong
    Geng, Fei
    Sun, Peng
    Sun, Yanan
    Sima, Ge
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 296 - 300
  • [27] Bonding Technologies for Chip Level and Wafer Level 3D integration
    Sakuma, Katsuyuki
    Skordas, Spyridon
    Zitzi, Jeffrey
    Perfecto, Eric
    Guthrie, William
    Guerin, Luc
    Langlois, Richard
    Liu, Hsichang
    Ramachandran, Koushik
    Lin, Wei
    Winste, Kevin
    Kohara, Sayuri
    Sueoka, Kuniaki
    Angyal, Matthew
    Graves-Abel, Troy
    Berger, Daniel
    Knickerbocker, John
    Iyer, Subramanian
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 647 - 654
  • [28] Dielectric glue wafer bonding and bonded wafer thinning for wafer-level 3D integration
    Lu, JQ
    Kwon, Y
    Jindal, A
    McMahon, JJ
    Cale, TS
    Gutmann, RJ
    SEMICONDUCTOR WAFER BONDING VII: SCIENCE, TECHNOLOGY, AND APPLICATIONS, PROCEEDINGS, 2003, 2003 (19): : 76 - 86
  • [29] Heat Dissipation Capability of a Package-on-Package Embedded Wafer-Level Package
    Han, Yong
    Lau, Boon Long
    Jung, Boo Yang
    Zhang, Xiaowu
    IEEE DESIGN & TEST, 2015, 32 (04) : 32 - 39
  • [30] Development of Package-on-Package Using Embedded Wafer-Level Package Approach
    Chong, Ser Choong
    Wee, David Ho Soon
    Rao, Vempati Srinivasa
    Vasarla, Nagendra Sekhar
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (10): : 1654 - 1662