Dynamic reconfiguration architectures for multi-context FPGAs

被引:10
|
作者
Birk, Yitzhak [1 ]
Fiksman, Evgeny [1 ]
机构
[1] Technion Israel Inst Technol, Dept Elect Engn, IL-32000 Haifa, Israel
关键词
FPGA; Reconfigurable computing; Multi-context architectures; CELL;
D O I
10.1016/j.compeleceng.2008.11.024
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Field-programmable gate arrays (FPGAs) are being integrated with processors on the same motherboard or even chip in order to achieve flexible high-performance computing, and this may become main stream in chip multi-core architectures. However, the expensive FPGA area is often used inefficiently, with much of the logic idle at any given time. This work, motivated by the Dynamic-Link Library (DLL) concept in software, explores the possibility of "hardware DLLs" by finding ways for fast dynamic incremental reconfiguration of FPGAs. So doing would, among other things, enable same-function replication at any given time, with functions changing quickly over time, thereby enabling efficient exploitation of data parallelism at no additional hardware cost. We present two new multi-context FPGA architectures based on two different configuration storage architectures: local and centralized. Problems such as configuration storage and reconfiguration (time, power and space) overhead are considered. Weil known area and power models are used in evaluating various approaches and in order to provide guidelines for matching architectures to target applications. Lastly, we provide insights into resulting scheduling issues. Our findings provide the foundation and "rules of the game" for subsequent development of reconfiguration schedulers and execution environments. (C) 2008 Elsevier Ltd. All rights reserved.
引用
收藏
页码:878 / 903
页数:26
相关论文
共 50 条
  • [1] Efficient Dynamic Reconfiguration for Multi-Context Embedded FPGA
    Lallet, Julien
    Pillement, Sebastien
    Sentieys, Olivier
    [J]. SBCCI 2008: 21ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2008, : 210 - 215
  • [2] Automated design flow for multi-context FPGAs
    Canto, Enrique
    Lopez, Mariano
    Fons, Francesc
    del Rio, Joaquin
    Manuel, Antoni
    [J]. IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 470 - +
  • [3] A data scheduler for multi-context reconfigurable architectures
    Sanchez-Elez, M
    Fernández, M
    Hermida, R
    Maestre, R
    Kurdahi, F
    Bagherzadeh, N
    [J]. ISSS'01: 14TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, 2001, : 177 - 182
  • [4] Decoder-based interconnect structure for multi-context FPGAs
    Lodi, A
    Ciccarelli, L
    Cappelli, A
    Campi, F
    Toma, M
    [J]. ELECTRONICS LETTERS, 2003, 39 (04) : 362 - 364
  • [5] Multi-context systems in dynamic environments
    Cabalar, Pedro
    Costantini, Stefania
    De Gasperis, Giovanni
    Formisano, Andrea
    [J]. ANNALS OF MATHEMATICS AND ARTIFICIAL INTELLIGENCE, 2019, 86 (1-3) : 87 - 120
  • [6] Multi-context systems in dynamic environments
    Pedro Cabalar
    Stefania Costantini
    Giovanni De Gasperis
    Andrea Formisano
    [J]. Annals of Mathematics and Artificial Intelligence, 2019, 86 : 87 - 120
  • [7] Fracturable DSP Block for Multi-context Reconfigurable Architectures
    Warrier, Rakesh
    Shreejith, Shanker
    Zhang, Wei
    Vun, Chan Hua
    Fahmy, Suhaib A.
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (07) : 3020 - 3033
  • [8] A Complete Data Scheduler for multi-context reconfigurable architectures
    Sanchez-Elez, M
    Fernandez, M
    Maestre, R
    Hermida, R
    Bagherzadeh, N
    Kurdahi, FJ
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 547 - 552
  • [9] Fracturable DSP Block for Multi-context Reconfigurable Architectures
    Rakesh Warrier
    Shanker Shreejith
    Wei Zhang
    Chan Hua Vun
    Suhaib A. Fahmy
    [J]. Circuits, Systems, and Signal Processing, 2017, 36 : 3020 - 3033
  • [10] Sequential circuit implementation method for multi-context scrubbing operations on FPGAs
    Murakami, Kurea
    Watanabe, Minoru
    [J]. 2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,