A modified High-Performance Structure of Low-Voltage CMOS Op-amp

被引:0
|
作者
Ahmadpour, A. [1 ]
Fouladi, R. [1 ]
机构
[1] Islamic Azad Univ, Lahijan Branch, Dept Elect Engn, Lahijan, Iran
关键词
SC applications; Folded-cascode Op-amp; Clock-frequency;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A modified high-performance structure of low-voltage CMOS folded-cascode Op-amp for switched-capacitor (SC) applications, with a 50MHZ clock-frequency and a single 2V supply voltage, is presented. The proposed two-stage OTA is a A/AB class that combines a novel rail-to-rail folded-cascode as the first-stage with active current mirrors as the second stage. Due to the AB class operation in the second stage, slew limiting only occurs in the first stage, So, it cause lower power dissipation for SC circuits. Also, it employs the cascode compensation scheme for fast settling. Using the proposed methodology, the optimum values for the Op-amp device sizes of all stages are determined in order to optimize all of the characteristics. Trade-offs among such factors as bias-current, speed, noise and power-dissipation are made evident. This Op-amp is designed in 0.18um and 0.35um CMOS (level 49) twin-well TSMC process, and is simulated with Hspice. Finally, this structure is checked for a typical switched-capacitor integrator, and with all process corners from -50 degrees c to +100 degrees c.
引用
收藏
页码:222 / 226
页数:5
相关论文
共 50 条
  • [21] A Very Low Voltage Bipolar Op-Amp for Sensor Applications
    G. Ferri
    M. Faccio
    G. Stochino
    A. D'Amico
    D. Rossi
    G. Ricotti
    [J]. Analog Integrated Circuits and Signal Processing, 1999, 20 : 11 - 23
  • [22] A very low voltage bipolar op-amp for sensor applications
    Ferri, G
    Faccio, M
    Stochino, G
    D'Amico, A
    Rossi, D
    Ricotti, G
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 20 (01) : 11 - 23
  • [23] Low voltage, high speed fully differential CMOS op amp
    Grech, I
    Micallef, J
    Vladimirova, T
    [J]. ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 7 - 10
  • [24] Low-Voltage High Gain, High CMRR and Rail-to-Rail Bulk-Driven Op-amp using Feedforward Technique
    Thongleam, Thawatchai
    Suwansawang, Sopapun
    Kasensuwan, Varakorn
    [J]. 2013 13TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT): COMMUNICATION AND INFORMATION TECHNOLOGY FOR NEW LIFE STYLE BEYOND THE CLOUD, 2013, : 596 - 599
  • [25] A new approach for CMOS op-amp synthesis
    Mandal, P
    Visvanathan, V
    [J]. TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 189 - 194
  • [26] Low-Power High-Performance Logic Style for Low-Voltage CMOS Technologies
    Bozorgzadeh, Bardia
    Zhian-Tabasy, Ehsan
    Afzali-Kusha, Ali
    [J]. 2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 280 - 283
  • [27] CMOS op-amp with battery save feature
    不详
    [J]. ELECTRONIC ENGINEERING, 2000, 72 (879): : 30 - 30
  • [28] GPCAD: A tool for CMOS op-amp synthesis
    Hershenson, MD
    Boyd, SP
    Lee, TH
    [J]. 1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 296 - 303
  • [29] A high-performance, low-voltage, body-driven CMOS current mirror
    Zhang, XG
    El-Masry, EI
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 49 - 52
  • [30] Low-voltage high-performance CMOS current differencing buffered amplifier (CDBA)
    Cakir, Cem
    Cicekoglu, Oguzhan
    [J]. PRIME: 2008 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PROCEEDINGS, 2008, : 37 - 40