A modified High-Performance Structure of Low-Voltage CMOS Op-amp

被引:0
|
作者
Ahmadpour, A. [1 ]
Fouladi, R. [1 ]
机构
[1] Islamic Azad Univ, Lahijan Branch, Dept Elect Engn, Lahijan, Iran
关键词
SC applications; Folded-cascode Op-amp; Clock-frequency;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A modified high-performance structure of low-voltage CMOS folded-cascode Op-amp for switched-capacitor (SC) applications, with a 50MHZ clock-frequency and a single 2V supply voltage, is presented. The proposed two-stage OTA is a A/AB class that combines a novel rail-to-rail folded-cascode as the first-stage with active current mirrors as the second stage. Due to the AB class operation in the second stage, slew limiting only occurs in the first stage, So, it cause lower power dissipation for SC circuits. Also, it employs the cascode compensation scheme for fast settling. Using the proposed methodology, the optimum values for the Op-amp device sizes of all stages are determined in order to optimize all of the characteristics. Trade-offs among such factors as bias-current, speed, noise and power-dissipation are made evident. This Op-amp is designed in 0.18um and 0.35um CMOS (level 49) twin-well TSMC process, and is simulated with Hspice. Finally, this structure is checked for a typical switched-capacitor integrator, and with all process corners from -50 degrees c to +100 degrees c.
引用
收藏
页码:222 / 226
页数:5
相关论文
共 50 条
  • [31] A 1.5-V high drive capability CMOS op-amp
    Palmisano, G
    Palumbo, G
    Salerno, R
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (02) : 248 - 252
  • [32] High-drive CMOS current-feedback op-amp
    Giustolisi, G
    Palmisano, G
    Palumbo, G
    Pennisi, S
    [J]. 40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 229 - 232
  • [33] On the stability, transient and quiescent current control of one low-voltage class-AB op-amp architecture
    Roy, Aniruddha
    Bansal, Khyati
    Agarwal, Nitin
    [J]. 34TH IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (SOCC), 2021, : 194 - 199
  • [34] Power efficient fully differential low-voltage two stage class AB/AB OP-AMP architectures
    Thoutam, S
    Ramírez-Angulo, J
    López-Martin, A
    Carvajal, RG
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 733 - 736
  • [35] Voltage Buffer Compensation using Flipped Voltage Follower in a Two-Stage CMOS Op-amp
    Pakala, Sri Harsh
    Manda, Mahender
    Surkanti, Punith R.
    Garimella, Annajirao
    Furth, Paul M.
    [J]. 2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [36] Performance Enhanced Op-Amp for 65nm CMOS Technologies and Below
    Perez, Aldo Pena
    Maloberti, Franco
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 201 - 204
  • [37] A Low-Voltage High-Performance CMOS Feedforward AGC Circuit for Wideband Wireless Receivers
    Alegre, Juan Pablo
    Calvo, Belen
    Celma, Santiago
    [J]. ETRI JOURNAL, 2008, 30 (05) : 729 - 734
  • [38] Low-offset low-voltage CMOS op amp with rail-to-rail input and output ranges
    Holzmann, PJ
    Wiegerink, RJ
    Gierkink, SLJ
    Wassenaar, RF
    Stroet, P
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 179 - 182
  • [39] LEVEL SHIFTER BUILDS HIGH-VOLTAGE OP-AMP BLOCK
    WEBB, LC
    [J]. ELECTRONICS, 1980, 53 (07): : 139 - &
  • [40] Low-voltage, low-power rail-to-rail two stage op-amp with dynamic biasing and no miller compensation
    Ramirez-Angulo, Jaime
    Lopez-Martin, A. J.
    Garimella, Annajirao
    Kalyani-Garimella, Lalitha M.
    Carvajal, R. G.
    [J]. 2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 21 - 24