A Latency Simulator for Many-core Systems

被引:0
|
作者
Kumar, Sunil [1 ]
Cucinotta, Tommaso [2 ]
Lipari, Giuseppe [2 ]
机构
[1] LNM Inst Informat Technol, Jaipur, Rajasthan, India
[2] Scuola Super Sant Anna, Pisa, Italy
关键词
Simulation; Many-Core Architecture; Interconnect; Network-on-a-Chip; Latency; MODEL; NETWORKS; CHIP;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper we present MCoreSim, an open-source simulation framework for massively parallel and many-core computing systems based on OMNeT++. The simulator supports tile-based architectures with distributed memory and mesh based interconnects. Its primary purpose is to allow for investigations on the impact of the heterogeneous in-chip communication latencies, as arising due to the network-on-a-chip structure of future and emerging many-core processors, on the performance of the hosted applications. We plan to use MCoreSim to study the variety of possible choices in realizing a suitable software stack for these systems, especially in terms of the choices at the kernel design level.
引用
收藏
页码:151 / 158
页数:8
相关论文
共 50 条
  • [21] Dynamic Power Management for Neuromorphic Many-Core Systems
    Hoeppner, Sebastian
    Vogginger, Bernhard
    Yan, Yexin
    Dixius, Andreas
    Scholze, Stefan
    Partzsch, Johannes
    Neumaerker, Felix
    Hartmann, Stephan
    Schiefer, Stefan
    Ellguth, Georg
    Cederstroem, Love
    Plana, Luis A.
    Garside, Jim
    Furber, Steve
    Mayr, Christian
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (08) : 2973 - 2986
  • [22] H-LU factorization on many-core systems
    Kriemann, Ronald
    COMPUTING AND VISUALIZATION IN SCIENCE, 2013, 16 (03) : 105 - 117
  • [23] Secure Admission and Execution of Applications in Many-core Systems
    Caimi, Luciano L.
    Fochi, Vinicius
    Wachter, Eduardo
    Munhoz, Daniel
    Moraes, Fernando G.
    2017 30TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2017): CHOP ON SANDS, 2017, : 65 - 71
  • [24] Parallel Circuit Simulation on Multi/Many-core Systems
    Chen, Xiaoming
    Wang, Yu
    Yang, Huazhong
    2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS & PHD FORUM (IPDPSW), 2012, : 2530 - 2533
  • [25] Swizzle-Switch Networks for Many-Core Systems
    Sewell, Korey
    Dreslinski, Ronald G.
    Manville, Thomas
    Satpathy, Sudhir
    Pinckney, Nathaniel
    Blake, Geoffrey
    Cieslak, Michael
    Das, Reetuparna
    Wenisch, Thomas F.
    Sylvester, Dennis
    Blaauw, David
    Mudge, Trevor
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2012, 2 (02) : 278 - 294
  • [26] Adaptive Fault Simulation on Many-core Microprocessor Systems
    Haghbayan, Mohammad-Hashem
    Teravainen, Sami
    Rahmani, Amir-Mohammad
    Liljeberg, Pasi
    Tenhunen, Hannu
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2015, : 151 - 154
  • [27] Throughput Optimization for Lifetime Budgeting in Many-Core Systems
    Wang, Liang
    Wang, Xiaohang
    Leung, Ho-fung
    Mak, Terrence
    PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17), 2017, : 451 - 454
  • [28] A latency-hiding scheme for adjacent interaction simulation on multi-core/many-core clusters
    Chen, Li-Li
    Li, Wei
    Zhang, Jing
    Shi, Shuai
    Huang, Jian-Xin
    Communications in Computer and Information Science, 2013, 402 : 13 - 24
  • [29] Latency-aware DVFS for efficient power state transitions on many-core architectures
    Zhiquan Lai
    King Tin Lam
    Cho-Li Wang
    Jinshu Su
    The Journal of Supercomputing, 2015, 71 : 2720 - 2747
  • [30] Latency-aware DVFS for efficient power state transitions on many-core architectures
    Lai, Zhiquan
    Lam, King Tin
    Wang, Cho-Li
    Su, Jinshu
    JOURNAL OF SUPERCOMPUTING, 2015, 71 (07): : 2720 - 2747