A simulation approach to verification and validation of formal specifications

被引:0
|
作者
Liu, SY [1 ]
机构
[1] Hosei Univ, Dept Comp Sci, Fac Comp & Informat Sci, Tokyo, Japan
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Specification simulation is an approach to verifying and validating specifications by well-selected sample data. In this paper we put forward a technique for simulation of formal specifications In order to detect potential faults and validate their desired functions. The Important benefit of this technique Is to allow us to simulate implicit specifications, which are usually defined with a pair of pre and postconditions and may not be executable. We discuss the ways of simulation case generation, evaluation of logical expressions, and simulation result analysis, and demonstrate how they are applied In practice by examples.
引用
收藏
页码:113 / 120
页数:8
相关论文
共 50 条
  • [31] AN INFORMAL APPROACH TO FORMAL (ALGEBRAIC) SPECIFICATIONS
    FURTADO, AL
    MAIBAUM, TSE
    [J]. COMPUTER JOURNAL, 1985, 28 (01): : 59 - 67
  • [32] TOWARDS A TRANSFORMATION APPROACH OF TIMED UML MARTE SPECIFICATIONS FOR OBSERVER-BASED FORMAL VERIFICATION
    Menad, Nadia
    Dhaussy, Philippe
    Drey, Zoe
    Mekki, Rachida
    [J]. COMPUTING AND INFORMATICS, 2016, 35 (02) : 338 - 368
  • [33] A formal approach to testing LUSTRE specifications
    Parissis, I
    [J]. FIRST IEEE INTERNATIONAL CONFERENCE ON FORMAL ENGINEERING METHODS, PROCEEDINGS, 1997, : 91 - 100
  • [34] Formal verification: A replacement for simulation?
    Corman, T
    [J]. ELECTRONIC DESIGN, 1995, 43 (26) : 48 - 48
  • [35] Verification and validation of simulation models and applications: A methodological approach
    Wang, Zhongshi
    Lehmann, Axel
    [J]. RECENT ADVANCES IN MODELING AND SIMULATION TOOLS FOR COMMUNICATION NETWORKS AND SERVICES, 2007, : 227 - +
  • [36] A Method for Improving the Verification and Validation of Systems by the Combined Use of Simulation and Formal Methods
    Yacoub, Aznam
    Hamri, Maamar
    Frydman, Claudia
    [J]. 2014 IEEE/ACM 18TH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED SIMULATION AND REAL TIME APPLICATIONS (DS-RT 2014), 2014, : 155 - 162
  • [37] A comparative study of formal verification techniques for software architecture specifications
    Tsai, JJP
    Xu, K
    [J]. ANNALS OF SOFTWARE ENGINEERING, 2000, 10 : 207 - 223
  • [38] Formal Verification of Object-Oriented Graph Grammars Specifications
    Luedtke Ferreira, Ana Paula
    Foss, Luciana
    Ribeiro, Leila
    [J]. ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2007, 175 (04) : 101 - 114
  • [39] Testing decomposition of component specifications based on a rule for formal verification
    Lund, MS
    [J]. THIRD INTERNATIONAL CONFERENCE ON QUALITY SOFTWARE, PROCEEDINGS, 2003, : 154 - 160
  • [40] Towards automatic generation of formal specifications for CML consistency verification
    Sharbaf, Mohammadreza
    Zamani, Bahman
    Ladani, Behrouz Tork
    [J]. 2015 2ND INTERNATIONAL CONFERENCE ON KNOWLEDGE-BASED ENGINEERING AND INNOVATION (KBEI), 2015, : 860 - 865