A Method for Improving the Verification and Validation of Systems by the Combined Use of Simulation and Formal Methods

被引:3
|
作者
Yacoub, Aznam [1 ]
Hamri, Maamar [1 ]
Frydman, Claudia [1 ]
机构
[1] Univ Toulon & Var, Aix Marseille Univ, CNRS, ENSAM,LSIS UMR 7296, F-13397 Marseille, France
关键词
D O I
10.1109/DS-RT.2014.27
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Verification and Validation (V&V) of Systems is an important process in the development of systems, in order to ensure that they are reliable and operational. Among methods of V&V, there are two that seem to be opposite to each other: simulation, which is empirical, and formal verification, which is comprehensive. Moreover, simulation and formal verification propose many different formalisms, increasing the gap between them. But, jointly used, these two powerful tools allow making a more efficient verification, increasing the confidence we can put in the verified systems. The main problem is how we can combine their use and how we can reduce the gap created by the nature of both of them. This paper presents guidelines and a general approach in order to use simulation, and especially discrete-event simulation, on a model specified in a verifiable formal language.
引用
收藏
页码:155 / 162
页数:8
相关论文
共 50 条
  • [1] Improving simulation-based verification by means of formal methods
    Fey, G
    Drechsler, R
    [J]. ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 640 - 643
  • [2] FORMAL METHODS VERIFICATION & VALIDATION (V&V), FOR LEGACY SYSTEMS
    Georgiadis, Sofia K.
    [J]. PROCEEDINGS OF THE ASME JOINT RAIL CONFERENCE 2012, 2012, : 435 - +
  • [3] Formal Verification and Validation of DEVS Simulation Models
    Olamide, Soremekun Ezekiel
    Kaba, Traore Mamadou
    [J]. AFRICON, 2013, 2013, : 1189 - 1194
  • [4] A simulation approach to verification and validation of formal specifications
    Liu, SY
    [J]. FIRST INTERNATIONAL SYMPOSIUM ON CYBER WORLDS, PROCEEDINGS, 2002, : 113 - 120
  • [5] Using Formal Methods for Verification and Validation in Railway
    Reichl, Klaus
    Fischer, Tomas
    Tummeltshammer, Peter
    [J]. TESTS AND PROOFS, TAP 2016, 2016, 9762 : 3 - 13
  • [6] THE NEED FOR USABLE FORMAL METHODS IN VERIFICATION AND VALIDATION
    Gore, Ross
    Diallo, Saikou
    [J]. 2013 WINTER SIMULATION CONFERENCE (WSC), 2013, : 1257 - 1268
  • [7] The use of random simulation in formal verification
    Krohm, F
    Kuehlmann, A
    Mets, A
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 371 - 376
  • [8] Validation of embedded systems using formal method aided simulation
    Karlsson, D
    Eles, P
    Peng, Z
    [J]. DSD 2005: 8TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, PROCEEDINGS, 2005, : 196 - 199
  • [9] Toward a wider use of formal methods for aerospace systems design and verification
    Ait Ameur Y.
    Boniol F.
    Wiels V.
    [J]. International Journal on Software Tools for Technology Transfer, 2010, 12 (1) : 1 - 7
  • [10] A Framework for Formal Verification and Validation of Railway Systems
    Benabbi, Yannis
    [J]. RIGOROUS STATE-BASED METHODS, ABZ 2023, 2023, 14010 : 371 - 374