BISD: Scan-Based Built-In Self-Diagnosis

被引:0
|
作者
Elm, Melanie [1 ]
Wunderlich, Hans-Joachim [1 ]
机构
[1] Univ Stuttgart, Inst Comp Architecture & Comp Engn, Pfaffenwaldring 47, D-70569 Stuttgart, Germany
关键词
Logic BIST; Diagnosis; COMPACTORS; RESPONSES; CIRCUITS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Built-In Self-Test (BIST) is less often applied to random logic than to embedded memories due to the following reasons: Firstly, for a satisfiable fault coverage it may be necessary to apply additional deterministic patterns, which cause additional hardware costs. Secondly, the BIST-signature reveals only poor diagnostic information. Recently, the first issue has been addressed successfully. The paper at hand proposes a viable, effective and cost efficient solution for the second problem. The paper presents a new method for Built-In Self-Diagnosis (BISD). The core of the method is an extreme response compaction architecture, which for the first time enables an autonomous on-chip evaluation of test responses with negligible hardware overhead. The key advantage of this architecture is that all data, which is relevant for a subsequent diagnosis, is gathered during just one test session. The BISD method comprises a hardware scheme, a test pattern generation approach and a diagnosis algorithm. Experiments conducted with industrial designs substantiate that the additional hardware overhead introduced by the BISD method is on average about 15% of the BIST area, and the same diagnostic resolution can be obtained as for external testing.
引用
收藏
页码:1243 / 1248
页数:6
相关论文
共 50 条
  • [21] BOUNDARY SCAN WITH BUILT-IN SELF-TEST
    GLOSTER, CS
    BRGLEZ, F
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1989, 6 (01): : 36 - 44
  • [22] Scan-based BIST fault diagnosis
    Wu, YJ
    Adham, SMI
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (02) : 203 - 211
  • [23] Fault diagnosis in scan-based BIST
    Rajski, J
    Tyszer, J
    [J]. ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 894 - 902
  • [24] INTEGRATION OF PARTIAL SCAN AND BUILT-IN SELF-TEST
    LIN, CJ
    ZORIAN, Y
    BHAWMIK, S
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1995, 7 (1-2): : 125 - 137
  • [25] Enhanced Built-In Self-Diagnosis and Self-Repair Techniques for Daisy-Chain Design in MEDA Digital Microfluidic Biochips
    Zhang, Ling
    Li, Zipeng
    Huang, Xing
    Chakrabarty, Krishnendu
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (10) : 3236 - 3249
  • [26] Automatic fault diagnosis for scan-based designs
    Heinitz, M
    Hollenbeck, I
    Kuboschek, M
    Otterstedt, J
    Sebeke, C
    Winkel, T
    [J]. MICROELECTRONIC ENGINEERING, 1996, 31 (1-4) : 331 - 338
  • [27] Diagnosis for scan-based BIST: Reaching deep into the signatures
    Bayraktaroglu, I
    Orailoglu, A
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 102 - 109
  • [28] BIST fault diagnosis in scan-based VLSI environments
    Wu, YJ
    Adham, S
    [J]. INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 48 - 57
  • [29] Fault Diagnosis with Orthogonal Compactors in Scan-Based Designs
    Benware, Brady
    Mrugalski, Grzegorz
    Pogiel, Artur
    Rajski, Janusz
    Solecki, Jedrzej
    Tyszer, Jerzy
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2011, 27 (05): : 599 - 609
  • [30] Scan-based BIST diagnosis using an embedded processor
    Balakrishnan, KJ
    Touba, NA
    [J]. 18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2003, : 209 - 216