ATPG-based logic synthesis: An overview

被引:0
|
作者
Chang, CWJ [1 ]
Marek-Sadowska, M [1 ]
机构
[1] Cadence Design Syst Inc, San Jose, CA 95134 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The ultimate goal of logic synthesis is to explore implementation flexibility toward meeting design targets, such as area, power, and delay. Traditionally, such flexibility is expressed using "don't cares" and we seek the best implementation that does not violate them. However, the calculation and storing of don't care information is CPU and memory-intensive. In this paper, we give an overview of logic synthesis approaches based on techniques developed for Automatic Test Pattern Generation (ATPG). Instead of calculating and storing don't cares explicitly, ATPG-based logic synthesis techniques calculate the flexibility implicitly. Low CPU and memory usage make those techniques applicable for practical industrial circuits. Also, the basic ATPG-based logic level operations create predictable, small layout perturbations, making an ideal foundation for efficient physical synthesis. Theoretical results show that an efficient, yet simple add-a-wire-and-remove-a-wire operation covers all possible complex logic transformations.
引用
收藏
页码:786 / 789
页数:4
相关论文
共 50 条
  • [41] VirtualScan: Test compression technology using combinational logic and one-pass ATPG
    Wang, Laung-Terng
    Wen, Xiaoqing
    Wu, Shianling
    Wang, Zhigang
    Jiang, Zhigang
    Sheu, Boryau
    Gu, Xinli
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2008, 25 (02): : 122 - 130
  • [42] Instance generation for SAT-based ATPG
    Tille, Daniel
    Fey, Goerschwin
    Drechsler, Rolf
    [J]. PROCEEDINGS OF THE 2007 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2007, : 153 - +
  • [43] Circuit Compression Based on Similarity for RTL ATPG
    Ji Chen
    Jishun Kuang
    Dafang Zhang Department of Computer Science
    Hunan University
    China
    [J]. 湖南大学学报(自然科学版)., 2000, (自然科学版) - 85
  • [44] A General Logic Synthesis Framework for Memristor-based Logic Design
    Zhu, Zhenhua
    Ma, Mingyuan
    Liu, Jialong
    Xu, Liying
    Chen, Xiaoming
    Yang, Yuchao
    Wang, Yu
    Yang, Huazhong
    [J]. 2019 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2019,
  • [45] ATPG Scan Logic Failure Analysis: a case study of logic ICs - fault isolation, defect mechanism identification and yield improvement
    Gao, Liming
    Burmer, Christian
    Siegelin, Frank
    [J]. MICROELECTRONICS RELIABILITY, 2006, 46 (9-11) : 1458 - 1463
  • [46] Evolution of NULL Convention Logic Based Asynchronous Paradigm: An Overview and Outlook
    Khodosevych, Danylo
    Sakib, Ashiq A.
    [J]. IEEE ACCESS, 2022, 10 : 78650 - 78666
  • [47] An Overview of Fuzzy-Logic Based Approaches to Ecology: Addressing Uncertainty
    Pouw, F. A.
    Kwiatkowska, M.
    [J]. PROCEEDINGS OF THE 2013 JOINT IFSA WORLD CONGRESS AND NAFIPS ANNUAL MEETING (IFSA/NAFIPS), 2013, : 540 - 545
  • [48] A BRIEF OVERVIEW OF POSSIBILISTIC LOGIC
    DUBOIS, D
    LANG, J
    PRADE, H
    [J]. LECTURE NOTES IN COMPUTER SCIENCE, 1991, 548 : 53 - 57
  • [49] Coalgebra and Logic: A Brief Overview
    Kurz, Alexander
    Palmigiano, Alessandra
    Venema, Yde
    [J]. JOURNAL OF LOGIC AND COMPUTATION, 2010, 20 (05) : 985 - 990
  • [50] LSI LOGIC TESTING - AN OVERVIEW
    MUEHLDORF, EI
    SAVKAR, AD
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1981, 30 (01) : 1 - 17