Design of an Efficient Adder based on Residue Number System

被引:0
|
作者
Raajitha, Kaki [1 ]
Meenakshi, Kollati [1 ]
Rao, Y. Mareswara [1 ]
机构
[1] GRIET, Elect & Commun Engn, Hyderabad, India
关键词
Residue Number system (RNS); Binary Number System; Logic gates Thermometer coding (TC); ALU; Modular addition; Bit extension; various moduli;
D O I
10.1109/I-SMAC52330.2021.9640794
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new modified approach is implemented with gates which consists of OR, AND gales and RNS based ALU (Arithmetic and Logical Unit) is implemented The technology used is Xilinx ISE 14.7 Verilog coding for these adders The conventional structure consists of imix's where convening from one form to another form is required The two technique named, thermometer and one-hot coding are very usefuL The disadvantages with the conventional approach are area, power and delay. In VLSI, the major factors are speed, are and delay This paper attempts to reduce the power and maintain efficiency The proposed research work is . further extended to increase the bit size and design modular adder with various moduli i.e, extended the feature of coding which works for mod 5, 7, 11, and 13. In this, paper to understand the methodology modulo-7, modulo-8 based modular adders are designed with logic gates and a modified architecture is presented and a basic comparison is shown between binary and residue number system The parameters of both the techniques are compared and the proposed methods shows best results compare to traditional methods.
引用
收藏
页码:1710 / 1717
页数:8
相关论文
共 50 条
  • [41] Optical multiplication based on a quadratic residue number system
    Shanghai Inst of Optics and Fine, Mechanics, Shanghai, China
    Microwave Opt Technol Lett, 5 (274-277):
  • [42] An adaptive image coder based on residue number system
    Tatsaki, A
    ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 700 - 703
  • [43] A Novel Architecture for RSA based on Residue Number System
    Liu, Yaling
    Guo, Wei
    Su, Jiao
    Wei, Jizeng
    Sun, Dazhi
    2011 INTERNATIONAL CONFERENCE ON COMPUTERS, COMMUNICATIONS, CONTROL AND AUTOMATION (CCCA 2011), VOL II, 2010, : 78 - 81
  • [44] An optical multiplication based on a quadratic residue number system
    Liu, B
    Liu, LR
    Li, GQ
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 1996, 11 (05) : 274 - 277
  • [45] Design and Analysis of Energy Efficient Reversible Logic based Full Adder
    Pujar, Jagadeesh
    Raveendran, Sithara
    Panigrahi, Trilochan
    Vasantha, M. H.
    Kumar, Nithin Y. B.
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 339 - 342
  • [46] Design of FPGA-based residue number system converters for digital signal processing systems
    Maslennikow, Oleg
    Maslennikowa, Natalia
    Rajewska, Magdalena
    Gretkowski, Dariusz
    Lienou, Jean-Pierre
    2007 PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON THE EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2007, : 194 - +
  • [47] Area and delay efficient GDI based accuracy configurable adder design
    Sakthivel, B.
    Padma, A.
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 73
  • [48] Modified Residue Codes Based on Residue number System as a Fault Tolerance Scheme
    Veeravalli, Varadan Savulimedu
    PROCEEDINGS OF THE IEEE SOUTHEASTCON 2009, TECHNICAL PROCEEDINGS, 2009, : 383 - 387
  • [49] Efficient Neuroimaging Data Security and Encryption Using Pixel-Based Homomorphic Residue Number System
    Usman L.O.
    Muniyandi R.C.
    Usman M.A.
    SN Computer Science, 4 (6)
  • [50] Design & performance analysis of low power reversible residue adder
    Ankush
    Singh Bhandari, Amandeep
    International Journal of Hybrid Information Technology, 2016, 9 (09): : 93 - 102