Design of an Efficient Adder based on Residue Number System

被引:0
|
作者
Raajitha, Kaki [1 ]
Meenakshi, Kollati [1 ]
Rao, Y. Mareswara [1 ]
机构
[1] GRIET, Elect & Commun Engn, Hyderabad, India
关键词
Residue Number system (RNS); Binary Number System; Logic gates Thermometer coding (TC); ALU; Modular addition; Bit extension; various moduli;
D O I
10.1109/I-SMAC52330.2021.9640794
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new modified approach is implemented with gates which consists of OR, AND gales and RNS based ALU (Arithmetic and Logical Unit) is implemented The technology used is Xilinx ISE 14.7 Verilog coding for these adders The conventional structure consists of imix's where convening from one form to another form is required The two technique named, thermometer and one-hot coding are very usefuL The disadvantages with the conventional approach are area, power and delay. In VLSI, the major factors are speed, are and delay This paper attempts to reduce the power and maintain efficiency The proposed research work is . further extended to increase the bit size and design modular adder with various moduli i.e, extended the feature of coding which works for mod 5, 7, 11, and 13. In this, paper to understand the methodology modulo-7, modulo-8 based modular adders are designed with logic gates and a modified architecture is presented and a basic comparison is shown between binary and residue number system The parameters of both the techniques are compared and the proposed methods shows best results compare to traditional methods.
引用
收藏
页码:1710 / 1717
页数:8
相关论文
共 50 条
  • [1] A full-adder-based methodology for the design of scaling operation in. residue number system
    Dasygenis, M.
    Mitroglou, K.
    Soudris, D.
    Thanailakis, A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (02) : 546 - 558
  • [2] A full adder based methodology for scaling operation in residue number system
    Soudris, D
    Dasygenis, M
    Mitroglou, K
    Tatas, K
    Thanailakis, A
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 891 - 894
  • [3] Low Power Design of Binary Signed Digit Residue Number System Adder
    Armand, Adib
    Timarchi, Somayeh
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 844 - 848
  • [4] Design of Efficient Reverse Converters for Residue Number System
    Taghizadeghankalantari, Mahtab
    TaghipourEivazi, Shiva
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (08)
  • [5] An efficient arithmetic unit based on residue number system
    Arad, BS
    Sutrave, AK
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2002, : 1 - 4
  • [6] Silicon Photonic Enabled Residue Number System Adder and Multiplier
    Peng, Jiaxin
    Sun, Shuai
    Narayana, Vikram K.
    El-Ghazawi, Tarek
    Sorger, Volker J.
    2019 IEEE RESEARCH AND APPLICATIONS OF PHOTONICS IN DEFENSE CONFERENCE (RAPID), 2019,
  • [7] General modular adder designs for residue number system applications
    Hiasat, Ahmad
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (04) : 424 - 431
  • [8] A PIPELINED BINARY CODED DECIMAL ADDER USING THE RESIDUE NUMBER SYSTEM
    ADEGBENRO, O
    SALAWU, RI
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1987, 62 (02) : 209 - 217
  • [9] Design of a Residue Number System Based Linear System Solver in Hardware
    Bucek, Jiri
    Kubalik, Pavel
    Lorencz, Robert
    Zahradnicky, Tomas
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2017, 87 (03): : 343 - 356
  • [10] Design of a Residue Number System Based Linear System Solver in Hardware
    Jiří Buček
    Pavel Kubalík
    Róbert Lórencz
    Tomáš Zahradnický
    Journal of Signal Processing Systems, 2017, 87 : 343 - 356