A full-adder-based methodology for the design of scaling operation in. residue number system

被引:7
|
作者
Dasygenis, M. [1 ]
Mitroglou, K. [1 ]
Soudris, D. [1 ]
Thanailakis, A. [1 ]
机构
[1] Democritus Univ Thrace, Dept Elect & Comp Engn, VLSI Design & Testing Ctr, GR-67100 Xanthi, Greece
关键词
digital integrated circuits; pipelining; residue number system (RNS); scaling;
D O I
10.1109/TCSI.2007.913608
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over the last three decades, there has been considerable interest in the implementation of digital computer elements using hardware based on the residue number system, (RNS) due to the carry free addition and other beneficial characteristics of this system. Scaling operation is one of the essential operations in this number system, and is required for almost every digital signal processing application. Up to now, researchers have suggested costly and low throughput read-only memoy-based approaches to address this need. We also address this need by presenting a novel graph-based methodology for designing high-throughput and low-cost VLSI RNS scaling architectures, -based completely on full adders (FAs). Our formalized methodology consists of a number of steps, which specify the minimum number of FAs for performing the scaling operation as well as the interconnections among the FAs. We present our formalized methodology together with a running example to aid in comprehension. Negative residue numbers are covered as well, requiring no additional effort. Finally, we have developed a design support tool that can provide structural VHDL descriptions of our RNS scalers, which can be synthesized in VLSI tools.
引用
收藏
页码:546 / 558
页数:13
相关论文
共 50 条
  • [1] A full adder based methodology for scaling operation in residue number system
    Soudris, D
    Dasygenis, M
    Mitroglou, K
    Tatas, K
    Thanailakis, A
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 891 - 894
  • [2] Novel Implementation of Full Adder Based Scaling in Residue Number Systems
    Safari, Azadeh
    Nugent, James
    Kong, Yinan
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 657 - 660
  • [3] Design of an Efficient Adder based on Residue Number System
    Raajitha, Kaki
    Meenakshi, Kollati
    Rao, Y. Mareswara
    PROCEEDINGS OF THE 2021 FIFTH INTERNATIONAL CONFERENCE ON I-SMAC (IOT IN SOCIAL, MOBILE, ANALYTICS AND CLOUD) (I-SMAC 2021), 2021, : 1710 - 1717
  • [4] Low Power Design of Binary Signed Digit Residue Number System Adder
    Armand, Adib
    Timarchi, Somayeh
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 844 - 848
  • [5] VLSI methodology for the design of RNS and QRNS full adder based converters
    Soudris, DJ
    Dasygenis, MM
    Thanailakis, AT
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2002, 149 (04): : 241 - 250
  • [6] Design Space Exploration Based Methodology for Residue Number System Digital Filters Implementation
    Cardarilli, Gian Carlo
    Di Nunzio, Luca
    Fazzolari, Rocco
    Nannarelli, Alberto
    Petricca, Massimo
    Re, Marco
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2022, 10 (01) : 186 - 198
  • [7] Residue number system scaling schemes
    Kong, YN
    Phillips, B
    Smart Structures, Devices, and Systems II, Pt 1 and 2, 2005, 5649 : 525 - 536
  • [8] Fast Scaling in the Residue Number System
    Kong, Yinan
    Phillips, Braden
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (03) : 443 - 447
  • [9] Silicon Photonic Enabled Residue Number System Adder and Multiplier
    Peng, Jiaxin
    Sun, Shuai
    Narayana, Vikram K.
    El-Ghazawi, Tarek
    Sorger, Volker J.
    2019 IEEE RESEARCH AND APPLICATIONS OF PHOTONICS IN DEFENSE CONFERENCE (RAPID), 2019,
  • [10] General modular adder designs for residue number system applications
    Hiasat, Ahmad
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (04) : 424 - 431