A full-adder-based methodology for the design of scaling operation in. residue number system

被引:7
|
作者
Dasygenis, M. [1 ]
Mitroglou, K. [1 ]
Soudris, D. [1 ]
Thanailakis, A. [1 ]
机构
[1] Democritus Univ Thrace, Dept Elect & Comp Engn, VLSI Design & Testing Ctr, GR-67100 Xanthi, Greece
关键词
digital integrated circuits; pipelining; residue number system (RNS); scaling;
D O I
10.1109/TCSI.2007.913608
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over the last three decades, there has been considerable interest in the implementation of digital computer elements using hardware based on the residue number system, (RNS) due to the carry free addition and other beneficial characteristics of this system. Scaling operation is one of the essential operations in this number system, and is required for almost every digital signal processing application. Up to now, researchers have suggested costly and low throughput read-only memoy-based approaches to address this need. We also address this need by presenting a novel graph-based methodology for designing high-throughput and low-cost VLSI RNS scaling architectures, -based completely on full adders (FAs). Our formalized methodology consists of a number of steps, which specify the minimum number of FAs for performing the scaling operation as well as the interconnections among the FAs. We present our formalized methodology together with a running example to aid in comprehension. Negative residue numbers are covered as well, requiring no additional effort. Finally, we have developed a design support tool that can provide structural VHDL descriptions of our RNS scalers, which can be synthesized in VLSI tools.
引用
收藏
页码:546 / 558
页数:13
相关论文
共 50 条
  • [31] Residue Number system Sign Detector Design based on Dynamic Range Partitioning
    Shahrbanoonezhad, A.
    Molahosseini, A.S.
    Zarandi, A. A. Emrani
    Mohammadi, M.
    Engineering Letters, 2022, 30 (02): : 546 - 553
  • [32] A Novel Modulo 2n-2k-1 Adder for Residue Number System
    Ma, Shang
    Hu, Jian-Hao
    Wang, Chen-Hao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (11) : 2962 - 2972
  • [33] Design of Efficient Reverse Converters for Residue Number System
    Taghizadeghankalantari, Mahtab
    TaghipourEivazi, Shiva
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (08)
  • [34] Design Analysis of Wallace Tree based Multiplier using Approximate Full Adder and Kogge Stone Adder
    Kumar, Navin M.
    Adithyaa, R. S.
    Kumar, Bhavan D.
    Pavithra, T.
    2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 612 - 616
  • [35] Design of CNFET Based Approximate Full Adder for Motion Detector Application
    Ubhi, Jagpal Singh
    Yadav, Jai Kumar
    Goyal, Candy
    2024 1ST INTERNATIONAL CONFERENCE ON SMART ENERGY SYSTEMS AND ARTIFICIAL INTELLIGENCE, SESAI 2024, 2024, : 118 - +
  • [36] Design and Analysis of Energy Efficient Reversible Logic based Full Adder
    Pujar, Jagadeesh
    Raveendran, Sithara
    Panigrahi, Trilochan
    Vasantha, M. H.
    Kumar, Nithin Y. B.
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 339 - 342
  • [37] CMOS based design and simulation of Ternary Full Adder and Ternary coded decimal (TCD) adder circuit
    Mounika, J.
    Jahangir, Mohd Ziauddin
    Ramanujam, K.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [38] CNTFET-Based Design of Dynamic Ternary Full Adder cell
    Murotiya, Sneh Lata
    Gupta, Anu
    Vasishth, Sparsh
    2014 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2014,
  • [39] WSI oriented design for noise-tolerant systems based on the residue number system
    Tomabechi, N
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2733 - 2736
  • [40] Method for Implementing the Arithmetic Operation of Addition in Residue Number System Based on the Use of the Principle of Circular Shift
    Krasnobayev, V. A.
    Koshman, S. A.
    CYBERNETICS AND SYSTEMS ANALYSIS, 2019, 55 (04) : 692 - 698