Design of a reconfigurable network-on-chip for next generation FPGAs using Dynamic Partial Reconfiguration

被引:0
|
作者
Ramy, Ahmed [1 ,2 ]
Mostafa, Hassan [2 ,3 ]
Khalil, A. H. [2 ]
机构
[1] Siemens Business Corp, Cairo, Egypt
[2] Cairo Univ, Elect & Commun Engn Dept, Giza 12613, Egypt
[3] Univ Sci & Technol, Nanotechnol & Nanoelectron Program, Zewail City Sci & Technol, Giza 12578, Egypt
关键词
Network on chip; Dynamic partial reconfiguration; Field programmable gate arrays;
D O I
10.1016/j.mejo.2020.104964
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Introducing the reconfigurability concept into one of the most ramping and trending design platforms like the NoC is considered a good opportunity for gaining the most out of them. The high flexibility and full customization of the reconfigurable NoC could open the door for a completely adaptive NoC that suits a large number of benchmarks according to runtime needs and requirements. The main objective of this work is to present the Dynamic Partial Reconfiguration (DPR) support to CONNECT Network-on-Chip (NoC) for Field Programmable Gate Array (FPGA) applications. It also analyzes the effect of this reconfigurability on the performance of the network and how reconfigurability could lead to area and power saving. Reconfigurability during runtime leads to more flexible NoCs and enables full customization for dynamic reconfigurable applications. In comparison with static NoCs, dynamically reconfigurable NoCs achieve more area utilization by reusing a part of the network area resources when it is not required during runtime. A reconfiguration tool is developed helping the designer to decide the optimal network structure for every application used. The reconfiguration tool requires as inputs the minimum needed throughput and the expected traffic load. Those inputs are used to decide the best network configuration and the minimum area that achieves those requirements.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Leveraging Partial Dynamic Reconfiguration on Zynq SoC FPGAs
    Rodriguez, Jaime Correa
    Ackermann, Kurt Franz
    [J]. 2014 9TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE AND COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2014,
  • [32] Reconfigurable Network-on-Chip Design for Heterogeneous Multi-core System Architecture
    Shen, Jih-Sheng
    Hsiung, Pao-Ann
    Lu, Juin-Ming
    [J]. 2014 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING & SIMULATION (HPCS), 2014, : 523 - 526
  • [33] On the design of a photonic network-on-chip
    Shacham, Assaf
    Bergman, Keren
    Carloni, Luca P.
    [J]. NOCS 2007: FIRST INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 53 - +
  • [34] Dynamic fault tolerance in FPGAs via partial reconfiguration
    Emmert, J
    Stroud, C
    Skaggs, B
    Abramovici, M
    [J]. 2000 IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2000, : 165 - 174
  • [35] Dynamic partial reconfiguration of logic controllers implemented in FPGAs
    Bazydlo, Grzegorz
    Wisniewski, Remigiusz
    [J]. PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS 2016, 2016, 10031
  • [36] The Chip Is the Network: Toward a Science of Network-on-Chip Design
    Marculescu, Radu
    Bogdan, Paul
    [J]. FOUNDATIONS AND TRENDS IN ELECTRONIC DESIGN AUTOMATION, 2007, 2 (04): : 371 - 461
  • [37] NoC-DPR: A new simulation tool exploiting the Dynamic Partial Reconfiguration (DPR) on Network-on-Chip (NoC) based FPGA
    Hassan, Amr
    Mostafa, Hassan
    Fahmy, Hossam A. H.
    [J]. INTEGRATION-THE VLSI JOURNAL, 2018, 63 : 204 - 212
  • [38] Reconfiguration Network Design for SEU Recovery in FPGAs
    Cetin, Ediz
    Diessel, Oliver
    Gong, Lingkan
    Lai, Victor
    [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1524 - 1527
  • [39] Using constraint programming for the design of network-on-chip architectures
    Demiriz, Ayhan
    Bagherzadeh, Nader
    Alhussein, Abdulaziz
    [J]. COMPUTING, 2015, 97 (06) : 579 - 592
  • [40] Reconfigurable Network-on-Chip based Convolutional Neural Network Accelerator
    Firuzan, Arash
    Modarressi, Mehdi
    Reshadi, Midia
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2022, 129